JAJSU20A - DECEMBER 2023 - REVISED APRIL 2024 # UCC23525 5A ソース、5A シンク、5kV<sub>RMS</sub> 強化絶縁、フォトカプラ互換、 シングル チャネル絶縁型ゲート ドライバ ## 1 特長 - フォトカプラ互換入力付き 5kV<sub>RMS</sub> シングル チャネル 絶縁型ゲートドライバ - 光絶縁型ゲートドライバに対して、ピン互換で置き換 - ソース 5A、シンク 5A のピーク出力電流 - 最大 36V の出力ドライバ電源電圧 - 12V VDD 低電圧ロックアウト - レールツーレール出力 - 伝搬遅延:100ns 以下 - 部品間遅延ばらつき:25ns 以下 - パルス幅歪み:30ns 以下 - 同相過渡耐性 (CMTI): 200kV/µs 以上 - 絶縁バリアの寿命:>50 年 - 沿面距離と空間距離が >8.5mm のストレッチ SO-6 パ - 動作時の接合部温度、T<sub>1</sub>:-40℃~+150℃ ## 2 アプリケーション - 産業用モータ制御ドライブ - ソーラー インバータ - 産業用電源、UPS - 誘導加熱 ## 3 概要 UCC23525 ドライバ は、IGBT、MOSFET、SiC MOSFET 用の、フォトカプラ互換、シングル チャネル絶 縁型ゲートドライバです。ソース 5A、シンク 5A のピーク 電流を出力でき、5kV<sub>RMS</sub> の 強化絶縁定格を持っていま す。電源電圧範囲が 30V と高いため、バイポーラ電源を 使用して IGBT および SiC パワー FET を効果的に駆動 できます。 UCC23525 は、ローサイドとハイサイドの両方 のパワー FET を駆動できます。主な機能と特性は、標準 的なオプトカプラベースのゲートドライバに比べて性能と 信頼性を大幅に向上させると同時に、回路設計とレイアウ ト設計の両方でピン互換性を維持しています。 特に、高い同相過渡耐性 (CMTI)、低伝搬遅延、小さなパ ルス幅歪みは、性能の大きな特長です。厳密なプロセス 制御により、部品間スキューも小さくなっています。入力段 はダイオード エミュレーション (e-diode) であり、フォトカプ ラゲートドライバで使われている従来型 LED に比べて、 長期的な信頼性と優れた経時特性を実現します。 UCC23525 は、5kV<sub>RMS</sub> の強化絶縁定格に対応するスト レッチ SO-6 パッケージで提供されます。 ストレッチ SO-6 パッケージは、沿面距離と空間距離がどちらも >8.5mm であり、材料グループ I (比較トラッキング指数 (CTI) >600V のモールド コンパウンドを使用しています。 UCC23525 は高性能で信頼性が高いため、あらゆる種類 のモータドライブ、ソーラー インバータ、産業用電源、家 電機器に理想的です。高い温度で動作するため、従来の フォトカプラでは対応できなかったアプリケーションで活用 する機会が広がります。 #### 製品情報 | 部品番号 | パッケージ <sup>(1)</sup> | UVLO レベル | |---------------|----------------------|----------| | UCC23525CDWYR | DWY (ストレッチ SO-6) | 12V | 供給されているすべてのパッケージについては、セクション 13 を 参照してください。 代表的なアプリケーション回路図 ## **Table of Contents** | 1 | 特長 | 1 | |---|-------------------------------------------------|----------------| | 2 | アプリケーション | 1 | | 3 | 概要 | 1 | | | Pin Configuration and Function | | | | Specifications | | | | 5.1 Absolute Maximum Ratings | | | | 5.2 ESD Ratings | | | | 5.3 Recommended Operating Conditions | 4 | | | 5.4 Thermal Information | | | | 5.5 Power Ratings | 5 | | | 5.6 Insulation Specifications | <mark>6</mark> | | | 5.7 Safety Limiting Values | 7 | | | 5.8 Electrical Characteristics | 8 | | | 5.9 Switching Characteristics | 8 | | | 5.10 Thermal Derating Curves | 9 | | | 5.11 Typical Characteristics | 9 | | 6 | Parameter Measurement Information | 11 | | | 6.1 Propagation Delay, Rise Time and Fall Time | 11 | | | 6.2 I <sub>OH</sub> and I <sub>OL</sub> Testing | 11 | | | 6.3 CMTI Testing | 11 | | 7 | Detailed Description | 12 | | | 7.1 Overview | | | | 7.2 Functional Block Diagram | 12 | | | 7.3 Feature Description | 13 | | 7.4 Device Functional Modes | 18 | |-----------------------------------------|-----------------| | 8 Application and Implementation | 19 | | 8.1 Application Information | 19 | | 8.2 Typical Application | 20 | | 9 Power Supply Recommendations | 25 | | 10 Layout | <mark>26</mark> | | 10.1 Layout Guidelines | 26 | | 10.2 Layout Example | <mark>27</mark> | | 10.3 PCB Material | 28 | | 11 Device and Documentation Support | 29 | | 11.1 Device Support | <mark>29</mark> | | 11.2 Documentation Support | 29 | | 11.3ドキュメントの更新通知を受け取る方法 | | | 11.4 サポート・リソース | 29 | | 11.5 Trademarks | 29 | | 11.6 静電気放電に関する注意事項 | 29 | | 11.7 用語集 | 29 | | 12 Revision History | 29 | | 13 Mechanical, Packaging, and Orderable | | | Information | 30 | | 13.1 Package Option Addendum | 31 | | 13.2 Tape and Reel Information | | | 13.3 Mechanical Data | | | | | # 4 Pin Configuration and Function 図 4-1. UCC23525 DWY Package SO-6 Top View 表 4-1. Pin Functions | 2 | | | | | | |-----|---------------|-----------------------------|--|-------------|--| | PIN | | PIN TVRE(1) | | DESCRIPTION | | | NO. | IIFE\/ | DESCRIPTION | | | | | 1 | I | Anode | | | | | 3 | I | Cathode | | | | | 2 | - | No Connection | | | | | 6 | Р | Positive output supply rail | | | | | 4 | Р | Negative output supply rail | | | | | 5 | 0 | Gate-drive output | | | | | | NO. 1 3 2 6 4 | NO. 1 | | | | <sup>(1)</sup> P = Power, G = Ground, I = Input, O = Output ## **5 Specifications** ## 5.1 Absolute Maximum Ratings Over operating free air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------------------------|-----------------------------------------|----------------------|----------------------|------| | Input Steady State Forward Current | I <sub>F(DC)</sub> | - | 25 | mA | | Peak Transient Input Current | I <sub>F(TRAN)</sub> <1us pulse, 300pps | | 1 | Α | | Reverse Input Voltage | V <sub>R(MAX)</sub> | | 6 | V | | Output supply voltage | V <sub>DD</sub> – V <sub>SS</sub> | -0.3 | 36 | V | | Output DC Steady State Voltage | V <sub>OUT(DC)</sub> | V <sub>SS</sub> -0.5 | V <sub>DD</sub> +0.5 | V | | Output Transient Voltage | V <sub>OUT(TRAN)</sub> | V <sub>SS</sub> -5 | V <sub>DD</sub> +5 | V | | Junction temperature | T <sub>J</sub> <sup>(2)</sup> | -40 | 150 | °C | | Storage temperature | T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. 2) To maintain the recommended operating conditions for T<sub>J</sub>, see Section 6.5 Power Ratings. #### 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------|-------|------| | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | | V <sub>(ESD)</sub> | discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 5.3 Recommended Operating Conditions Over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |----------------------|----------------------------------------------------------------------|-----|---------|------| | $V_{DD}$ | Output Supply Voltage(V <sub>DD</sub> – V <sub>SS</sub> ) - 12V UVLO | 13 | 30 | V | | I <sub>F</sub> (ON) | Input Diode Forward Current (Diode "ON") | 5 | 20 | mA | | V <sub>F</sub> (OFF) | Anode voltage - Cathode voltage (Diode "OFF") | -5 | 0.8 | V | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | | T <sub>J</sub> | Junction temperature | -40 | 150 | °C | #### 5.4 Thermal Information | | | UCC23525 | | |-----------------------|----------------------------------------------|----------|------| | | THERMAL METRIC <sup>(1)</sup> | SO6 | UNIT | | | | 6 Pins | | | $R_{qJA}$ | Junction-to-ambient thermal resistance | 138 | °C/W | | R <sub>qJC(top)</sub> | Junction-to-case (top) thermal resistance | 79.2 | °C/W | | $R_{qJB}$ | Junction-to-board thermal resistance | 76.4 | °C/W | | Y <sub>JT</sub> | Junction-to-top characterization parameter | 44.9 | °C/W | | $Y_{JB}$ | Junction-to-board characterization parameter | 72.8 | °C/W | For more information about traditional and new thermal metrics, see the <u>Semiconductor and IC Package Thermal Metrics</u> application report. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated 4 ## 5.5 Power Ratings | PARAMETER | | PARAMETER TEST CONDITIONS | | TYP | MAX | UNIT | |-----------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|-----|-----|------| | P <sub>D</sub> | | $V_{DD}$ - $V_{SS}$ = 20 V, $C_{Load}$ =2.2-nF, $I_F$ = 20mA, $T_A$ =25°C, $F_{SW}$ =780-kHz, 50% duty cycle, square wave | | | 750 | mW | | P <sub>D1</sub> | | | | | 20 | mW | | P <sub>D2</sub> | Maximum output power dissipation | | | | 730 | mW | - (1) Derate at 8 mW/°C beyond 25°C ambient temperature - (2) Recommended maximum P<sub>D1</sub> = 40mW. Absolute maximum P<sub>D1</sub> = 50mW English Data Sheet: SLUSF58 #### 5.6 Insulation Specifications | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |-------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------| | General | | | | | | CLR | External clearance (1) | Shortest terminal-to-terminal distance through air | >8.5 | mm | | CPG | External Creepage (1) | Shortest terminal-to-terminal distance across the package surface | >8.5 | mm | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | >17 | μm | | CTI | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112 | > 600 | V | | | Material Group | According to IEC 60664-1 | I | | | | 0 11 1 | Rated mains voltage ≤ 600 V <sub>RMS</sub> | 1-111 | | | | Overvoltage category | Rated mains voltage ≤ 1000 V <sub>RMS</sub> | I-II | | | DIN EN II | EC 60747-17 (VDE 0884-17) (2) | | | | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 1500 | V <sub>PK</sub> | | $V_{IOWM}$ | Maximum isolation working voltage | AC voltage (sine wave); time-dependent dielectric breakdown (TDDB) test | 1063 | $V_{RMS}$ | | IOWINI | 3 3 | DC voltage | 1500 | V <sub>DC</sub> | | V <sub>IOTM</sub> | Maximum transient isolation voltage | V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60 s (qualification);<br>V <sub>TEST</sub> = 1.2 × V <sub>IOTM</sub> , t = 1 s (100% production) | 7071 | $V_{PK}$ | | V <sub>IMP</sub> | Maximum inpulse voltage (3) | Tested in air, 1.2/50-µs waveform per IEC 62368-1 | 7692 | $V_{PK}$ | | V <sub>IOSM</sub> | Maximum surge isolation voltage (4) | V <sub>IOSM</sub> ≥ 1.3 x V <sub>IMP</sub> ;Tested in oil (qualification test), 1.2/50-µs waveform per IEC 62368-1 | 10000 | $V_{PK}$ | | | | Method a: After I/O safety test subgroup 2/3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ; $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10 \text{ s}$ | ≤5 | | | q <sub>pd</sub> | Apparent charge <sup>(5)</sup> | Method a: After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ; $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10 \text{ s}$ | ≤5 | рС | | | | Method b1: At routine test (100% production) and preconditioning (type test): $\begin{aligned} &V_{ini} = 1.2 \times V_{IOTM}, t_{ini} = 1 \text{ s;} \\ &V_{pd(m)} = 1.875 \times V_{IORM}, t_{m} = 1 \text{ s (method b1) or} \\ &V_{pd(m)} = V_{ini}, t_{m} = t_{ini} (method b2) \end{aligned}$ | ≤5 | | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(6)</sup> | $V_{IO} = 0.4 \times \sin(2\pi ft)$ , f = 1 MHz | 1 | pF | | | | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C | >10 <sup>12</sup> | | | $R_{IO}$ | Insulation resistance, input to output (6) | V <sub>IO</sub> = 500 V, 100°C ≤ T <sub>A</sub> ≤ 125°C | >10 <sup>11</sup> | Ω | | | | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C | >10 <sup>9</sup> | | | | Pollution degree | | 2 | | | | Climatic category | | 40/125/21 | | | UL 1577 | | | | | | V <sub>ISO</sub> | Maximum withstanding isolation voltage | $V_{TEST} = V_{ISO}$ , t = 60 s (qualification),<br>$V_{TEST} = 1.2 \times V_{ISO}$ , t = 1 s (100% production) | 5000 | $V_{RMS}$ | - 1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed-circuit board are used to help increase these specifications. - (2) UCC23525 is suitable for *safe electrical insulation* only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. - (3) Testing is carried out in air to determine the surge immunity of the package. - (4) Testing is carried out in oil to determine the intrinsic surge immunity of the isolation barrier. - (5) Apparent charge is electrical discharge caused by a partial discharge (pd). - (6) All pins on each side of the barrier tied together creating a two-pin device. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated 6 #### 5.7 Safety Limiting Values | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|--------------------------------------------|-------------------------------------------------------------------------------------|-----|-----|-----|------| | | Sofaty input, output, or output, ourrent | $R_{qJA} = 138$ °C/W, $V_{DD} - V_{SS} = 15$ V, $T_{J} = 150$ °C, $T_{A} = 25$ °C | | | 59 | mA | | IS | Is Safety input, output, or supply current | $R_{qJA} = 138$ °C/W, $V_{DD}$ - $V_{SS} = 25$ V, $T_{J} = 150$ °C, $T_{A} = 25$ °C | | | 35 | ША | | Ps | Safety input, output, or total power | R <sub>qJA</sub> = 138°C/W, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | | | 900 | mW | | T <sub>S</sub> | Maximum safety temperature <sup>(1)</sup> | | | | 150 | °C | The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not be exceeded. These limits vary with the ambient temperature, $T_A$ . The junction-to-air thermal resistance, $R_{qJA}$ , in the Thermal Information table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter: $T_J = T_A + R_{qJA} \times P$ , where P is the power dissipated in the device. $T_{J(max)} = T_S = T_A + R_{qJA} \times P_S$ , where $T_{J(max)}$ is the maximum allowed junction temperature. $P_S = I_S \times V_I$ , where $V_I$ is the maximum supply voltage. #### 5.8 Electrical Characteristics Over recommended operating conditions unless otherwise noted. All typical values are at TA = 25°C, VDD-VSS= 15V. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|----------------------------------------------------------|-----------------------------------------------|-------|-----|-------|-------| | INPUT | | | | | | | | I <sub>FLH</sub> | Input Forward Threshold Current Low to High | V <sub>DD</sub> - V <sub>SS</sub> = 15V | | 1 | 2.5 | mA | | V <sub>F</sub> | Input Forward Voltage | I <sub>F</sub> =10 mA | 1.4 | 1.7 | 2 | V | | $\Delta V_F/\Delta T$ | Temp Coefficient of Input Forward Voltage | I <sub>F</sub> =10 mA | | 0.7 | | mV/°C | | V <sub>R</sub> | Input Reverse Breakdown Voltage | I <sub>R</sub> = 10 uA | 6 | | | V | | C <sub>IN</sub> | Input Capacitance | F = 0.5 MHz | | 4 | | pF | | OUTPUT | | | | | | | | I <sub>OH</sub> | Output Peak Source Current | C <sub>Load</sub> =220nF | | -5 | | Α | | I <sub>OL</sub> | Output Peak Sink Current | C <sub>Load</sub> =220nF | | 5 | | Α | | R <sub>OH</sub> | Output Pull-up Resistance | I <sub>O</sub> = -1A | | 2.5 | 3.5 | Ω | | R <sub>OL</sub> | Output Pull-down Resistance | I <sub>O</sub> = 1A | | 0.7 | 1.5 | Ω | | I <sub>DD_H</sub> | Output Supply Current (Diode On) | I <sub>F</sub> = 10 mA, I <sub>O</sub> = 0 mA | | | 2.2 | mA | | I <sub>DD_L</sub> | Output Supply Current (Diode Off) | $V_F = 0 \text{ V}, I_O = 0 \text{ mA}$ | | | 2 | mA | | UNDER VO | DLTAGE LOCKOUT | | | | | | | UVLO <sub>R</sub> | Under Voltage Lockout V <sub>DD</sub> rising (12V UVLO) | I <sub>F</sub> =10 mA | 11.4 | 12 | 12.6 | V | | UVLO <sub>F</sub> | Under Voltage Lockout V <sub>DD</sub> falling (12V UVLO) | I <sub>F</sub> =10 mA | 10.45 | 11 | 11.55 | V | | UVLO <sub>HYS</sub> | UVLO Hysteresis (12V UVLO) | I <sub>F</sub> =10 mA | | 1.0 | | V | | V <sub>DD_UVLO_</sub><br>FIL | VDD UVLO Deglitch Time | V <sub>DD</sub> >5.3V | | 5 | | μs | ## 5.9 Switching Characteristics Over recommended operating conditions unless otherwise noted. All typical values are at T<sub>A</sub> = 25°C, VDD-VSS= 15V. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>r</sub> | Output-signal Rise Time | C <sub>Load</sub> = 1.8nF, V <sub>DD</sub> =15V, 20% to 80% | | 5 | | ns | | t <sub>f</sub> | Output-signal Fall Time | C <sub>Load</sub> = 1.8nF, V <sub>DD</sub> =15V, 90% to 10% | | 11 | | ns | | t <sub>PLH</sub> Propagation Delay, Low to High I | | $C_{Load}$ = 1.8nF, $V_{DD}$ =15V, $I_F$ =10mA<br>$F_{SW}$ = 20 kHz, (50% Duty Cycle)<br>measure with Input $I_{FLH}$ to output 10% | | | 100 | ns | | | | $C_{Load}$ = 1.8nF, $V_{DD}$ =15V, $I_{F}$ =10mA<br>$F_{SW}$ = 20 kHz, (50% Duty Cycle)<br>measure with Input $I_{FLH}$ to output 90% | | | 100 | ns | | t <sub>PWD</sub> | Pulse Width Distortion t <sub>PHL</sub> - t <sub>PLH</sub> | $C_{Load}$ = 1.8nF, $V_{DD}$ =15V, $I_{F}$ =10mA<br>$F_{SW}$ = 20 kHz, (50% Duty Cycle) | | | 30 | ns | | t <sub>sk(pp)</sub> | Part-to-Part Skew in Propagation<br>Delay Between any Two Parts <sup>(1)</sup> | $C_{Load}$ = 1.8nF, $V_{DD}$ =15V, $I_{F}$ =10mA<br>$F_{SW}$ = 20 kHz, (50% Duty Cycle) | | | 25 | ns | | t <sub>UVLO_HI_OUT</sub> | VDD UVLO HI Delay to OUT 10%<br>HI | I <sub>F</sub> =10mA | 2 | 5 | 8 | μs | | t <sub>UVLO_LO_OUT</sub> | VDD UVLO LO Delay to OUT<br>90% LO | I <sub>F</sub> =10mA, V <sub>DD</sub> >6.2V | | 6 | 10 | μs | | CMTI <sub>H</sub> | Common-mode Transient<br>Immunity (Output High) <sup>(2)</sup> | I <sub>F</sub> = 10 mA, V <sub>CM</sub> = 1000 V | 200 | | | V/ns | | CMTI <sub>L</sub> | Common-mode Transient<br>Immunity (Output Low) (2) | V <sub>F</sub> = 0 V, V <sub>CM</sub> = 1000 V | 200 | | | V/ns | | t <sub>PWmin</sub> | Minimum Input Pulse Width That Passes to Output | C <sub>Load</sub> = 1.8nF, V <sub>DD</sub> =15V, I <sub>F</sub> =10mA | 9 | 12 | 43 | ns | <sup>(1)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between the output of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads ensured by characterization. Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SLUSF58 (2) For best CMTI performance, we recommend connecting single resistor to the Anode pin, and connecting Cathode pin directly to GND. ## **5.10 Thermal Derating Curves** 図 5-2. Thermal Derating Curve for Safety Limiting **Power** ## 5.11 Typical Characteristics $V_{DD}$ = 15 V, 1- $\mu$ F capacitor from $V_{DD}$ to $V_{SS}$ , $C_{Load}$ = 1.8 nF for timing tests and 220nF for $I_{OH}$ and $I_{OL}$ tests, $T_J$ = $-40^{\circ}$ C to +150°C, (unless otherwise noted) ## **5.11 Typical Characteristics (continued)** $V_{DD}$ = 15 V, 1- $\mu$ F capacitor from $V_{DD}$ to $V_{SS}$ , $C_{Load}$ = 1.8 nF for timing tests and 220nF for $I_{OH}$ and $I_{OL}$ tests, $T_{J}$ = $-40^{\circ}$ C to +150°C, (unless otherwise noted) ☑ 5-6. Forward voltage drop versus Forward current #### **6 Parameter Measurement Information** ## 6.1 Propagation Delay, Rise Time and Fall Time $\boxtimes$ 6-1 shows the propagation delay from the input forward current I<sub>F</sub>, to V<sub>OUT</sub>. This figures also shows the circuit used to measure the rise (t<sub>r</sub>) and fall (t<sub>f</sub>) times and the propagation delays t<sub>PDLH</sub> and t<sub>PDHL</sub>. 図 6-1. I<sub>F</sub> to V<sub>OUT</sub> Propagation Delay, Rise Time and Fall Time ## 6.2 I<sub>OH</sub> and I<sub>OL</sub> Testing $\boxtimes$ 6-2 shows the circuit used to measure the output drive currents $I_{OH}$ and $I_{OL}$ . A load capacitance of 220nF is used at the output. The current is measured using high bandwidth current shunt placed between the $V_{OUT}$ pin and the load to determine the peak source and sink currents of the gate driver. 図 6-2. $I_{OH}$ and $I_{OL}$ ## 6.3 CMTI Testing $\boxtimes$ 6-3 is the simplified diagram of the CMTI testing. Common mode voltage is set to 1000V. The test is performed with I<sub>F</sub> = 10mA (VOUT= High) and I<sub>F</sub> = 0mA (V<sub>OUT</sub> = LOW). The diagram also shows the fail criteria for both cases. During the application on the CMTI pulse with I<sub>F</sub> = 10mA, if V<sub>OUT</sub> drops from VDD to ½VDD it is considered as a failure. With I<sub>F</sub>= 0mA, if V<sub>OUT</sub> rises above 1V, it is considered as a failure. 図 6-3. CMTI Test Circuit for UCC23525 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 11 ## 7 Detailed Description #### 7.1 Overview UCC23525 is a single channel isolated gate driver, with an opto-compatible input stage, that can drive IGBTs, MOSFETs and SiC FETs. It has 5A peak output current capability with max output driver supply voltage of 30V. The inputs and the outputs are galvanically isolated. UCC23525 is offered in an industry standard 6 pin (SO6) package with >8.5mm creepage and clearance. It has a working voltage of $1063\text{-V}_{RMS}$ , reinforced isolation rating of $5\text{-kV}_{RMS}$ for 60s and a surge rating of $10\text{-kV}_{PK}$ . It is pin-to-pin compatible with standard opto isolated gate drivers. While standard opto isolated gate drivers use an LED as the input stage, UCC23525 uses an emulated diode (or "e-diode") as the input stage which does not use light emission to transmit signals across the isolation barrier. The input stage is isolated from the driver stage by Tl's proprietary silicon dioxide-based (SiO2) isolation barrier, that not only provides reinforced isolation but also offers superior common mode transient immunity of > 100 kV/us. The e-diode input stage along with silicon dioxide isolation barrier technology gives UCC23525 several performance advantages over standard opto isolated gate drivers. They are as follows: - 1. Since the e-diode does not use light emission for its operation, the reliability and aging characteristics of UCC23525 are naturally superior to those of standard opto isolated gate drivers. - Higher ambient operating temperature range of 125°C, compared to only 105°C for most opto isolated gate drivers - 3. The e-diode forward voltage drop has less part-to-part variation and smaller variation across temperature. Hence, the operating point of the input stage is more stable and predictable across different parts and operating temperature. - 4. Higher common mode transient immunity than opto isolated gate drivers - 5. Smaller propagation delay than opto isolated gate drivers - 6. Due to superior process controls achievable in the SiO2 isolation compared to opto isolation, there is less part-to-part skew in the prop delay, making the system design simpler and more robust - 7. Smaller pulse width distortion than opto isolated gate drivers The signal across the isolation has an on-off keying (OOK) modulation scheme to transmit the digital data across a silicon dioxide based isolation barrier (see $\boxtimes$ 7-1). The transmitter sends a high-frequency carrier across the barrier to represent one digital state and sends no signal to represent the other digital state. The receiver demodulates the signal after advanced signal conditioning and produces the output through a buffer stage. The UCC23525 also incorporates advanced circuit techniques to maximize the CMTI performance and minimize the radiated emissions from the high frequency carrier and IO buffer switching. $\boxtimes$ 7-2 shows conceptual detail of how the OOK scheme works. #### 7.2 Functional Block Diagram 図 7-1. Conceptual Block Diagram of a Isolated Gate Driver with an Opto Emulated Input Stage (SO6 pkg) Copyright © 2024 Texas Instruments Incorporated 図 7-2. On-Off Keying (OOK) Based Modulation Scheme #### 7.3 Feature Description #### 7.3.1 Power Supply Since the input stage is an emulated diode, no power supply is needed at the input. The output supply, VDD, supports a voltage range from 13V to 30V. For operation with bipolar supplies, the power device is turned off with a negative voltage on the gate with respect to the emitter or source. This configuration prevents the power device from unintentionally turning on because of current induced from the Miller effect. The typical values of the $V_{DD}$ and $V_{SS}$ output supplies for bipolar operation are 15V and -8V with respect to GND for IGBTs, and 18V and -5V for SiC MOSFETs. For operation with unipolar supply, the VDD supply is connected to 15V with respect to GND for IGBTs, and 18V for SiC MOSFETs. The VSS supply is connected to 0V. #### 7.3.2 Input Stage The input stage of UCC23525 is simply the e-diode and therefore has an Anode (Pin 1) and a Cathode (Pin 3). Pin 2 has no internal connection and can be left open or connected to ground. The input stage does not have a power and ground pin. When the e-diode is forward biased by applying a positive voltage to the Anode with respect to the Cathode, a forward current I<sub>F</sub> flows into the e-diode. The forward voltage drop across the e-diode is 1.7V (typ). An external resistor should be used to limit the forward current. The recommended range for the forward current is 5mA to 20mA. When I<sub>F</sub> exceeds the threshold current I<sub>FLH</sub>(1mA typ.) a high frequency signal is transmitted across the isolation barrier. The HF signal is detected by the receiver and V<sub>OUT</sub> is driven high. See & クション 8.2.2.1 for information on selecting the input resistor. The dynamic impedance of the e-diode is very small(<1.0Ω) and the temperature coefficient of the e-diode forward voltage drop is <0.7mV/°C. This leads to excellent stability of the forward current I<sub>F</sub> across all operating conditions. If the Anode voltage drops below V<sub>F HI</sub> (0.8V), or reverse biased, the gate driver output is driven low. The reverse breakdown voltage of the ediode is >6V. So for normal operation, a reverse bias of up to 5V is allowed. The large reverse breakdown voltage of the e-diode enables UCC23525 to be operated in interlock architecture (see example in Z 7-3) where V<sub>SUP</sub> can be as high as 5V. The system designer has the flexibility to choose a 3.3V or 5.0V signal source to drive the input stage of UCC23525 using an appropriate input resistor. The example shows two gate drivers driving a set of IGBTs. The inputs of the gate drivers are connected as shown and driven by two buffers that are controlled by the microcontroller unit (MCU). Interlock architecture prevents both the e-diodes from being "ON" at the same time, preventing shoot through in the IGBTs. It also ensures that if both PWM signals are erroneously stuck high (or low) simultaneously, both gate driver outputs will be driven low. 図 7-3. Interlock #### 7.3.3 Output Stage The device has $\pm 5$ -A peak drive strength and is suitable for high power applications. The high drive strength can drive a SiC MOSFET module, IGBT module or paralleled discrete devices directly without extra buffer stage. The device can also be used to drive higher power modules or parallel modules with extra buffer stage. Regardless of the values of VDD, the peak sink and source current can be kept at 5 A. The driver features an important safety function wherein, when the input pins are in floating condition, the OUT is held in low state. The output stage of the driver stage is depicted in $\boxtimes$ 7-4. The driver has rail-to-rail output by implementing an NMOS pull-up with intrinsic bootstrap gate drive. Under DC conditions, a PMOS is used to keep OUT tied to VDD as shown in the figure. The low pullup impedance of the NMOS results in strong drive strength during the turn-on transient, which shortens the charging time of the input capacitance of the power semiconductor and reduces the turn on switching loss. 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated 図 7-4. Output Stage #### 7.3.4 Protection Features #### 7.3.4.1 Undervoltage Lockout (UVLO) UVLO function is implemented for VDD and VSS pins to prevent an under-driven condition on IGBTs and MOSFETs. When $V_{DD}$ is lower than $UVLO_R$ at device start-up or lower than $UVLO_F$ after start-up, the voltage-supply UVLO feature holds the effected output low, regardless of the input forward current as shown in $\gtrsim 7-1$ . The VDD UVLO protection has a hysteresis feature ( $UVLO_{hys}$ ). This hysteresis prevents chatter when the power supply produces ground noise which allows the device to permit small drops in bias voltage, which occurs when the device starts switching and operating current consumption increases suddenly. When $V_{DD}$ drops below $UVLO_F$ , a delay, $t_{UVLO\_rec}$ occurs on the output when the supply voltage rises above $UVLO_R$ again. 図 7-5. UVLO functionality #### 7.3.4.2 Active Pulldown The active pull-down function is used to pull the IGBT or MOSFET gate to the low state when no power is connected to the VDD supply. This feature prevents false IGBT and MOSFET turn-on by clamping VOUT pin to approximately 2V. ## 7.3.4.3 Short-Circuit Clamping The short-circuit clamping function is used to clamp voltages at the driver output and pull the output pin voltage $V_{OUT}$ slightly higher than the $V_{DD}$ voltage during short-circuit conditions. The short-circuit clamping function helps protect the IGBT or MOSFET gate from overvoltage breakdown or degradation. The short-circuit clamping function is implemented by adding a diode connection between the dedicated pins and the VDD pin inside the driver. The internal diodes can conduct up to 500-mA current for a duration of 10 $\mu$ s and a continuous current of 20 mA. Use external Schottky diodes to improve current conduction capability as needed. #### 7.3.4.4 ESD Structure ☑ 7-6 shows the multiple diodes involved in the ESD protection components of the UCC23525 device. This provides pictorial representation of the absolute maximum rating for the device. 図 7-6. ESD Structure #### 7.4 Device Functional Modes 表 7-1 lists the functional modes for UCC23525. ## 表 7-1. Function Table for UCC23525 with $V_{DD}$ Rising | | | • | | | |-------------------------------------------|-------------------------|------------------|--|--| | e-diode | V <sub>DD</sub> | V <sub>OUT</sub> | | | | OFF (I <sub>F</sub> < I <sub>FLH</sub> ) | 0V - 30V | Low | | | | ON (I <sub>F</sub> > I <sub>FLH</sub> ) | 0V - UVLO <sub>R</sub> | Low | | | | ON ( (I <sub>F</sub> > I <sub>FLH</sub> ) | UVLO <sub>R</sub> - 30V | High | | | ## 表 7-2. Function Table for UCC23525 with V<sub>DD</sub> Falling | e-diode | $V_{DD}$ | V <sub>OUT</sub> | |-------------------------------------------|-------------------------|------------------| | OFF (I <sub>F</sub> < I <sub>FLH</sub> ) | 0V - 30V | Low | | ON (I <sub>F</sub> > I <sub>FLH</sub> ) | UVLO <sub>F</sub> - 0V | Low | | ON ( (I <sub>F</sub> > I <sub>FLH</sub> ) | 30V - UVLO <sub>F</sub> | High | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## 8 Application and Implementation 注 以下のアプリケーションに関するセクションの情報は、TI の部品仕様の一部ではなく、TI はこれらの情報の正確性や完全性を保証しません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。また、お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 #### 8.1 Application Information UCC23525 is a single channel, isolated gate driver with opto-compatible input for power semiconductor devices, such as MOSFETs, IGBTs, or SiC MOSFETs. It is intended for use in applications such as motor control, industrial inverters, and switched-mode power supplies. It differs from standard opto isolated gate drivers as it does not have an LED input stage. Instead of an LED, it has an emulated diode (e-diode). To turn the e-diode "ON", a forward current in the range of 5mA to 20mA should be driven into the Anode. This will drive the gate driver output high and turn on the power FET. Typically, MCU's are not capable of providing the required forward current. In this case, a buffer should be used between the MCU and the input stage of UCC23525. Typical buffer power supplies are either 5V or 3.3V. A resistor is needed between the buffer and the input stage of the UCC23525 to limit the current. It is simple, but important to choose the right value of resistance. The resistor tolerance, buffer supply voltage tolerance and output impedance of the buffer, have to be considered in the resistor selection. This will ensure that the e-diode forward current stays within the recommended range of 5mA to 20mA. Detailed design recommendations are given in the topical supplies are design in cases where the MCU cannot be located close to the isolated gate driver. UCC23525 offers best in class CMTI performance of >200kV/us at 1000V common mode voltages. The e-diode is capable of 25mA continuous in the forward direction. The forward voltage drop of the e-diode has a very tight part to part variation (1.4V min to 2V max). The temperature coefficient of the forward drop is $<0.9\text{mV}/^{\circ}\text{C}$ . The dynamic impedance of the e-diode in the forward biased region is $\sim1\Omega$ . All of these factors contribute in excellent stability of the e-diode forward current. To turn the e-diode "OFF", the Anode - Cathode voltage should be <0.8V, or I<sub>F</sub> should be $<1_{\text{FLH}}$ . The e-diode can also be reverse biased up to 5V (6V abs max) in order to turn it off and bring the gate driver output low. The large reverse breakdown voltage of the input stage provides system designers the flexibility to drive the input stage with 5V PWM signals in interlock structure without the need for an additional clamping circuit on the Anode and Cathode pin. The output power supply for UCC23525 can be as high as 30V (36V abs max). The output power supply can be configured externally as a single isolated supply up to 30V or isolated bipolar supply such that $V_{DD}$ - $V_{SS}$ does not exceed 30V, or it can be bootstrapped (with external diode & capacitor) if the system uses a single power supply with respect to the power ground. Maximum quiescent power supply current from $V_{DD}$ is 2.2mA. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 19 ## 8.2 Typical Application The circuit in 🗵 8-1, shows a typical application for driving IGBTs. 図 8-1. Typical Application Circuit for UCC23525 to Drive IGBT ## 8.2.1 Design Requirements 表 8-1 lists the recommended conditions to observe the input and output of the UCC23525 gate driver. 表 8-1. UCC23525 Design Requirements | PARAMETER | VALUE | UNIT | |---------------------|-------|------| | $V_{DD}$ | 15 | V | | I <sub>F</sub> | 10 | mA | | Switching frequency | 10 | kHz | English Data Sheet: SLUSF58 ## 8.2.2 Detailed Design Procedure #### 8.2.2.1 Selecting the Input Resistor The input resistor limits the current that flows into the e-diode when it is forward biased. The threshold current I<sub>FI H</sub> is 1 mA typ. The recommended operating range for the forward current is 5 mA to 20 mA (e-diode ON). All the electrical specifications are ensured in this range. The resistor should be selected such that for typical operating conditions, I<sub>F</sub> is 10 mA. Following are the list of factors that will affect the exact value of this current: - Supply Voltage $V_{\text{SUP}}$ variation - Manufacturer's tolerance for the resistor and variation due to temperature - 3. e-diode forward voltage drop variation (at I<sub>F</sub>=10 mA, V<sub>F</sub>= typ 1.7 V, min 1.4 V, max 2 V, with a temperature coefficient < 0.9 mV/ $^{\circ}$ C and dynamic impedance < 1 $\Omega$ ) See 🗵 8-2 for the schematic using a single buffer and anode resistor combination to drive the input stage of UCC23525. The input resistor can be selected using $\pm$ 1. 図 8-2. Driving the Input Stage of UCC23525 with One Buffer and Anode Resistor $$R_{EXT} = \frac{V_{SUP} - V_F}{I_F} - R_{OH\_buf}$$ (1) 表 8-2 shows the range of values for $\mathsf{R}_\mathsf{FXT}$ for oxtimes 8-2. The assumptions used in deriving the range for $\mathsf{R}_\mathsf{FXT}$ are as follows: - Target forward current I<sub>F</sub> is 5 mA min, 10 mA typ and 20 mA max - 2. e-diode forward voltage drop is 1.4 V to 2. - V<sub>SUP</sub> (Buffer supply voltage) is 5 V with ±5% tolerance - Manufacturer's tolerance for R<sub>FXT</sub> is 1% - $R_{OH}$ (buffer output impedance in output "High" state) is 13 $\Omega$ min, 18 $\Omega$ typ and 22 $\Omega$ max 表 8-2. R<sub>EXT</sub> Values to Drive the Input Stage | | R <sub>EXT</sub> Ω | | | | | |------------------------------------|--------------------|-----|-----|--|--| | Configuration | Min | Тур | Max | | | | Single Buffer and R <sub>EXT</sub> | 115 | 312 | 757 | | | #### 8.2.2.2 Gate Driver Output Resistor The external gate-driver resistors, $R_{G(ON)}$ and $R_{G(OFF)}$ are used to: - 1. Limit ringing caused by parasitic inductances and capacitances - 2. Limit ringing caused by high voltage or high current switching dv/dt, di/dt, and body-diode reverse recovery - 3. Fine-tune gate drive strength, specifically peak sink and source current to optimize the switching loss - Reduce electromagnetic interference (EMI) Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 21 The output stage has a pull up with a peak source current of 5 A. Use $\frac{1}{5}$ 2 to estimate the peak source current as an example. $$I_{OH} = \min \left[ 5A, \frac{V_{DD} - V_{GDF}}{(R_{OH} + R_{GON} + R_{GFET_{INT}})} \right]$$ (2) where - R<sub>GON</sub> is the external turnon resistance. - $R_{GFET\_Int}$ is the power transistor internal gate resistance, found in the power transistor data sheet. We will assume $0\Omega$ for our example - I<sub>OH</sub> is the peak source current which is the minimum value between 5 A, the gate-driver peak source current, and the calculated value based on the gate-drive loop resistance. - V<sub>GDF</sub> is the forward voltage drop for each of the diodes in series with R<sub>GON</sub> and R<sub>GOFF</sub>. The diode drop for this example is 0.7 V. In this example, the peak source current is approximately 1.15A as calculated in 式 3. $$I_{OH} = \min \left[ 5A, \frac{15}{2.50 + 100 + 00} \right] = 1.2A$$ (3) Similarly, use 3 4 to calculate the peak sink current. $$I_{OL} = \min \left[ 5A, \frac{V_{DD} - V_{GDF}}{R_{OL} + R_{GON} \left| R_{GOFF} + R_{GFET_{INT}} \right|} \right]$$ (4) where - R<sub>GOFF</sub> is the external turnoff resistance. - I<sub>OL</sub> is the peak sink current which is the minimum value between 5 A, the gate-driver peak sink current, and the calculated value based on the gate-drive loop resistance. In this example, the peak sink current is the minimum of 5 A and $\pm$ 5. $$I_{OL} = \min \left[ 5A, \frac{15 - 0.7}{0.7\Omega + 10\Omega \prod 10\Omega + 0\Omega} \right] = 2.51A$$ (5) The diodes shown in series with $R_{GOFF}$ , in $\boxtimes$ 8-1 ensure the gate drive current flows through the intended path, respectively, during turn-on and turn-off. Note that the diode forward drop will reduce the voltage level at the gate of the power switch. To achieve rail-to-rail gate voltage levels, add a resistor from the $V_{OUT}$ pin to the power switch gate, with a resistance value approximately 20 times higher than $R_{GOFF}$ . For the examples described in this section, a good choice is 100 $\Omega$ to 200 $\Omega$ . 注 The estimated peak current is also influenced by PCB layout and load capacitance. Parasitic inductance in the gate-driver loop can slow down the peak gate-drive current and introduce overshoot and undershoot. Therefore, TI strongly recommends that the gate-driver loop should be minimized. Conversely, the peak source and sink current is dominated by loop parasitics when the input capacitance of the power transistor is very small (typically less than 1 nF) because the rising and falling time is too small and close to the parasitic ringing period. #### 8.2.2.3 Estimate Gate-Driver Power Loss The total loss, $P_G$ , in the gate-driver subsystem includes the power losses ( $P_{GD}$ ) of the UCC23525 device and the power losses in the peripheral circuitry, such as the external gate-drive resistor. Copyright © 2024 Texas Instruments Incorporated The $P_{GD}$ value is the key power loss which determines the thermal safety-related limits of the UCC23525 device, and it can be estimated by calculating losses from several components. The first component is the static power loss, $P_{GDQ}$ , which includes power dissipated in the input stage ( $P_{GDQ\_IN}$ ) as well as the quiescent power dissipated in the output stage ( $P_{GDQ\_OUT}$ ) when operating with a certain switching frequency under no load. $P_{GDQ\_IN}$ is determined by $I_F$ and $V_F$ and is given by $\not \subset I_F$ 6. The $P_{GDQ\_OUT}$ parameter is measured on the bench with no load connected to $V_{OUT}$ pin at a given $V_{DD}$ , switching frequency, and ambient temperature. In this example, $V_{DD}$ is 15 V. The current on the power supply, with PWM switching at 10 kHz, is measured to be $I_{DD}$ = 1.33 mA . Therefore, use $\not \subset I_F$ 7 to calculate $I_F$ 7 to calculate $I_F$ 8 and $I_F$ 8 and $I_F$ 9 I $$P_{GDQ_{IN}} = \frac{1}{2} \times V_F \times I_F \tag{6}$$ $$P_{GDQ_{OUT}} = V_{DD} \times I_{DD} \tag{7}$$ The total quiescent power (without any load capacitance) dissipated in the gate driver is given by the sum of $\pm$ 6 and $\pm$ 7 as shown in $\pm$ 8. $$P_{GDQ} = P_{GDQ_{IN}} + P_{GDQ_{OUT}} = 9mW + 20mW = 29mW$$ (8) The second component is the switching operation loss, $P_{GDSW}$ , with a given load capacitance which the driver charges and discharges the load during each switching cycle. Use $\not\equiv$ 9 to calculate the total dynamic loss from load switching, $P_{GSW}$ . $$P_{GSW} = V_{DD} \times Q_G \times f_{SW} \tag{9}$$ where Q<sub>G</sub> is the gate charge of the power transistor at V<sub>DD</sub>. So, for this example application the total dynamic loss from load switching is approximately 18 mW as calculated in $\pm$ 10. $$P_{GSW} = 15V \times 120nC \times 10kHz = 18mW$$ (10) $Q_G$ represents the total gate charge of the power transistor switching 520 V at 50 A, and is subject to change with different testing conditions. The UCC23525 gate-driver loss on the output stage, $P_{GDO}$ , is part of $P_{GSW}$ . $P_{GDO}$ is equal to $P_{GSW}$ if the external gate-driver resistance and power-transistor internal resistance are 0 $\Omega$ , and all the gate driver-loss will be dissipated inside the UCC23525. If an external turn-on and turn-off resistance exists, the total loss is distributed between the gate driver pull-up/down resistance, external gate resistance, and power-transistor internal resistance. Importantly, the pull-up/down resistance is a linear and fixed resistance if the source/sink current is not saturated to 5A/5A, however, it will be non-linear if the source/sink current is saturated. Therefore, $P_{GDO}$ is different in these two scenarios. #### Case 1 - Linear Pull-Up/Down Resistor: $$P_{GDO} = \frac{P_{GSW}}{2} \left[ \frac{R_{OH}}{R_{OH} + R_{GON} + R_{GFET_{int}}} + \frac{R_{OL}}{R_{OL} + R_{GON}} \right] \frac{R_{OL}}{R_{GOFF} + R_{GFET_{int}}}$$ (11) In this design example, all the predicted source and sink currents are less than 5 A and 5 A, therefore, use $\pm$ 11 to estimate the UCC23525 gate-driver loss. $$P_{\text{GDO}} = \frac{18\text{mW}}{2} \left[ \frac{2.5\Omega}{2.5\Omega + 10\Omega + 0\Omega} + \frac{0.7\Omega}{0.7\Omega + 10\Omega} \right] 10\Omega + 0\Omega$$ (12) #### Case 2 - Nonlinear Pull-Up/Down Resistor: $$P_{GDO} = f_{sw} \times \left[ \int_{0}^{T_{R}Sys} 5A \times (V_{DD} - V_{OUT}(t)) dt + \int_{0}^{T_{R}Sys} 5A \times V_{OUT}(t) dt \right]$$ (13) where V<sub>OUT(t)</sub> is the gate-driver OUT pin voltage during the turnon and turnoff period. In cases where the output is saturated for some time, this value can be simplified as a constant-current source (5 A at turnon and 5 A at turnoff) charging or discharging a load capacitor. Then, the V<sub>OUT(t)</sub> waveform will be linear and the T<sub>R\_Sys</sub> and T<sub>F\_Sys</sub> can be easily predicted. For some scenarios, if only one of the pullup or pulldown circuits is saturated and another one is not, the $P_{GDO}$ is a combination of case 1 and case 2, and the equations can be easily identified for the pullup and pulldown based on this discussion. Use $\gtrsim$ 14 to calculate the total gate-driver loss dissipated in the UCC23525 gate driver, $P_{GD}$ . $$P_{GD} = P_{GDO} + P_{GDO} = 29 \text{mW} + 2.9 \text{mW} = 31.9 \text{mW}$$ (14) #### 8.2.2.4 Estimating Junction Temperature Use $\pm$ 15 to estimate the junction temperature (T<sub>J</sub>) of UCC23525. $$T_{J} = T_{C} + \Psi_{JT} \times P_{GD} \tag{15}$$ where - T<sub>C</sub> is the UCC23525 case-top temperature measured with a thermocouple or some other instrument. - Ψ<sub>JT</sub> is the junction-to-top characterization parameter from the table. Using the junction-to-top characterization parameter $(\Psi_{JT})$ instead of the junction-to-case thermal resistance $(R_{\theta JC})$ can greatly improve the accuracy of the junction temperature estimation. The majority of the thermal energy of most ICs is released into the PCB through the package leads, whereas only a small percentage of the total energy is released through the top of the case (where thermocouple measurements are usually conducted). The $R_{\theta JC}$ resistance can only be used effectively when most of the thermal energy is released through the case, such as with metal packages or when a heat sink is applied to an IC package. In all other cases, use of $R_{\theta JC}$ will inaccurately estimate the true junction temperature. The $\Psi_{JT}$ parameter is experimentally derived by assuming that the dominant energy leaving through the top of the IC will be similar in both the testing environment and the application environment. As long as the recommended layout guidelines are observed, junction temperature estimations can be made accurately to within a few degrees Celsius. #### 8.2.2.5 Selecting V<sub>DD</sub> Capacitor Bypass capacitors for $V_{DD}$ is essential for achieving reliable performance. TI recommends choosing low-ESR and low-ESL, surface-mount, multi-layer ceramic capacitors (MLCC) with sufficient voltage ratings, temperature coefficients, and capacitance tolerances. A 50-V, 10- $\mu$ F MLCC and a 50-V, 0.22- $\mu$ F MLCC are selected for the $C_{VDD}$ capacitor. If the bias power supply output is located a relatively long distance from the $V_{CC}$ pin, a tantalum or electrolytic capacitor with a value greater than 10 $\mu$ F should be used in parallel with $C_{VDD}$ . 注 DC bias on some MLCCs will impact the actual capacitance value. For example, a 25-V, $1-\mu F$ X7R capacitor is measured to be only 500 nF when a DC bias of $15-V_{DC}$ is applied. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## 9 Power Supply Recommendations The recommended input supply voltage $(V_{DD})$ for the UCC23525 device is from 13V to 30V. The lower limit of the range of output bias-supply voltage $(V_{DD})$ is determined by the internal UVLO protection feature of the device. $V_{DD}$ voltage should not fall below the UVLO threshold for normal operation, or else the gate-driver outputs can become clamped low for more than TBD $\mu$ s by the UVLO protection feature. The higher limit of the $V_{DD}$ range depends on the maximum gate voltage of the power device that is driven by the UCC23525 device, and should not exceed the recommended maximum $V_{DD}$ of 30 V. A local bypass capacitor should be placed between the VDD and VSS pins, with a value of 220-nF to 10- $\mu$ F for device biasing. TI recommends placing an additional 100-nF capacitor in parallel with the device biasing capacitor for high frequency filtering. Both capacitors should be positioned as close to the device as possible. Low-ESR, ceramic surface-mount capacitors are recommended. If only a single, primary-side power supply is available in an application, isolated power can be generated for the secondary side with the help of a transformer driver such as Texas Instruments' SN6501 or SN6505A. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 Transformer Driver for Isolated Power Supplies data sheet and SN6505A Low-Noise 1-A Transformer Drivers for Isolated Power Supplies data sheet. 25 English Data Sheet: SLUSF58 Product Folder Links: UCC23525 ## 10 Layout ## 10.1 Layout Guidelines Designers must pay close attention to PCB layout to achieve optimum performance for the UCC23525. Some key guidelines are: - Component placement: - Low-ESR and low-ESL capacitors must be connected close to the device between the VDD and VSS pins to bypass noise and to support high peak currents when turning on the external power transistor. - To avoid large negative transients on the VSS pins connected to the switch node, the parasitic inductances between the source of the top transistor and the source of the bottom transistor must be minimized. - Grounding considerations: - Limiting the high peak currents that charge and discharge the transistor gates to a minimal physical area is essential. This limitation decreases the loop inductance and minimizes noise on the gate terminals of the transistors. The gate driver must be placed as close as possible to the transistors. - High-voltage considerations: - To ensure isolation performance between the primary and secondary side, avoid placing any PCB traces or copper below the driver device. A PCB cutout or groove is recommended in order to prevent contamination that may compromise the isolation performance. - Thermal considerations: - A large amount of power may be dissipated by the UCC23525 if the driving voltage is high, the load is heavy, or the switching frequency is high. Proper PCB layout can help dissipate heat from the device to the PCB and minimize junction-to-board thermal impedance ( $θ_{JB}$ ). - Increasing the PCB copper connecting to the VDD and VSS pins is recommended, with priority on maximizing the connection to VSS. However, the previously mentioned high-voltage PCB considerations must be maintained. - If the system has multiple layers, TI also recommends connecting the VDD and VSS pins to internal ground or power planes through multiple vias of adequate size. These vias should be located close to the IC pins to maximize thermal conductivity. However, keep in mind that no traces or coppers from different high voltage planes are overlapping. English Data Sheet: SLUSF58 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## 10.2 Layout Example ☑ 10-1 shows a PCB layout example with the signals and key components labeled. A. No PCB traces or copper are located between the primary and secondary side, which ensures isolation performance. ## 図 10-1. Layout Example 図 10-2. Top-Layer Traces and Copper 図 10-3. Bottom-Layer Traces and Copper (Flipped) 図 10-4. 3-D PCB View ## 10.3 PCB Material Use standard FR-4 UL94V-0 printed circuit board. This PCB is preferred over cheaper alternatives because of lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and the self-extinguishing flammability-characteristics. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## 11 Device and Documentation Support ## 11.1 Device Support ## 11.1.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 #### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: - Digital Isolator Design Guide - Isolation Glossary - SN6501 Transformer Driver for Isolated Power Supplies - SN6505A Low-Noise 1-A Transformer Drivers for Isolated Power Supplies #### 11.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 11.4 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 11.5 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 11.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ## 11.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 #### 12 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 #### Changes from Revision \* (December 2023) to Revision A (April 2024) Page 「非公開」から「公開事前情報リリース」に変更....... Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 29 ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: UCC23525 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated ## 13.1 Package Option Addendum #### **Packaging Information** | Orderable<br>Device | Status <sup>(1)</sup> | Package IVDE | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/Ball<br>Finish <sup>(6)</sup> | MSL Peak<br>Temp <sup>(3)</sup> | Op Temp (°C) | Device<br>Marking <sup>(4) (5)</sup> | |---------------------|-----------------------|--------------|--------------------|------|-------------|-------------------------|------------------------------------|---------------------------------|--------------|--------------------------------------| | UCC23525CD<br>WYR | PREVIEW | SOIC | DWY | 6 | 850 | RoHS & Green | NIPDAU | Level-2-260C-1<br>YEAR | -40 to 125 | | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PRE PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material). - (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## 13.2 Tape and Reel Information # **TAPE DIMENSIONS** Ф Ф B<sub>0</sub> | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | | | | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE Reel Width W1 Reel Package Type Pin1 Package Drawing K0 P1 w A0 B0 SPQ Device Pins Diamete (mm) (mm) Quadrant (mm) (mm) (mm) (mm) (mm) UCC23525CDWYR SOIC DWY 6 850 330.0 16.4 12.15 5.0 3.9 16.0 16.0 Q1 **ADVANCE INFORMATION** | Device | Device Package Type | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---------------|---------------------|-----|------|-----|-------------|------------|-------------|--| | UCC23525CDWYR | SOIC | DWY | 6 | 850 | 356.0 | 356.0 | 35.0 | | #### 13.3 Mechanical Data ## **PACKAGE OUTLINE** # DWY0006A SOIC -3.55 mm max height SOIC 11.75 SEATING PLANE 11.25 PIN 1 ID Α □ 0.1 C **AREA** 6X 1.27 SYMM 4.78 4.58 $\bigoplus$ 3 [ 6X 0.51 0.28 SYMM 0.25M C AS BS 3.55 MAX Œ 7.60 В 7.40 0.304 0.204 SEE DETAIL A (3.18)GAGE PLANE 0.25 0.30 1.00 0.50 **DETAIL A TYPICAL** 4223977/A 01/2018 #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.70 per side. Copyright © 2024 Texas Instruments Incorporated ## **EXAMPLE BOARD LAYOUT** ## **DWY0006A** SOIC - 3.55 mm max height NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. ## **EXAMPLE STENCIL DESIGN** # **DWY0006A** SOIC - 3.55 mm max height NOTES: (continued) - Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated