**ADS7067** JAJSJL9A - MARCH 2021 - REVISED OCTOBER 2021 # ADS7067 小型、8 チャネル、16 ビット、800kSPS SAR ADC、GPIO 付き # 1 特長 - 小型ソリューション・サイズ: - 1.62mm × 1.62mm ∅ WCSP - 省スペース、コンデンサ不要、2.5V 内部基準電圧 - 8 つのチャネルを次の任意の組み合わせに構成可能: - 最大 8 つのアナログ入力、デジタル入力、または デジタル出力 - 平均化フィルタをプログラム可能: - 平均化のサンプル・サイズをプログラム可能 - 内部変換による平均化 - 平均出力の分解能:20 ビット - チャネル・シーケンサ付きの低リーク・マルチプレクサ - マニュアル・モード - オン・ザ・フライ・モード - 自動シーケンス・モード - 非常に優れた AC および DC 性能 - SNR:90dB, THD:-100dB - プログラム可能な平均化フィルタによる SNR の向 - INL:±1 LSB、16 ビット、ノー・ミッシング・コード - 内部的な較正によりオフセットとドリフト係数が改善 - 高サンプル・レートでレイテンシがない出力: 800kSPS - 広い動作範囲: - ADC 入力範囲:0V~V<sub>REF</sub> および 2 × V<sub>REF</sub> - アナログ電源:3V~5.5V - デジタル電源:1.65V~5.5V - 温度範囲:-40℃~+125℃ - 拡張 SPI デジタル・インターフェイス: - 高速 (60MHz) の SPI インターフェイス # 2 アプリケーション - 光モジュール - 光ライン・カード - マルチパラメータ・メディカル・モニタ ### 3 概要 ADS7067 は小型、16 ビット、8 チャネル、高精度の逐次 比較型 (SAR) A/D コンバータ (ADC) です。ADS7067 はコンデンサ不要の基準電圧と基準電圧バッファを内蔵 し、必要な外付け部品が少ないことからソリューションの小 型化に役立ちます。ウェハー・レベル・チップ・スケール・ パッケージを採用していることと、外付け部品の少なさによ り、このデバイスはスペースの制約が厳しいアプリケーショ ンに適しています。このデバイス・ファミリには、ADS7067 (800kSPS) と ADS7066 (250kSPS) の速度バリアントが あります。 ADS7067 はオフセット較正機能を備えているため、幅広 いシステム動作条件にわたって精度を高めることができま す。プログラム可能な平均化フィルタにより、高分解能測 定が可能です。ADS7067 の 8 つのチャネルはアナログ 入力、デジタル入力、デジタル出力として個別に構成でき るため、システムの小型化が可能になり、ミクスト・シグナル 帰還やデジタル制御の回路設計を簡素化できます。 ADS7067 は、拡張 SPI により低いクロック速度で高いス ループットを達成できるため、基板レイアウトを簡素化し、 システム・コストを低減できます。 ADS7067 は、データの 読み書き動作と起動時の構成のための巡回冗長検査 (CRC) 機能を備えています。 ### 製品情報(1) | 部品番号 | パッケージ | 本体サイズ (公称) | |---------|-----------|-----------------| | ADS7067 | WCSP (16) | 1.62mm × 1.62mm | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 ADS7067 のブロック図 # **Table of Contents** | 1 特長 | 1 | 7.5 ADS7067 Registers | <mark>27</mark> | |--------------------------------------|---|---------------------------------------------------|-----------------| | 2 アプリケーション | | 8 Application and Implementation | | | 3 概要 | | 8.1 Application Information | 35 | | 4 Revision History | | 8.2 Typical Application | 35 | | 5 Pin Configuration and Functions | | 9 Power Supply Recommendations | 37 | | 6 Specifications | | 9.1 AVDD and DVDD Supply Recommendations | 37 | | 6.1 Absolute Maximum Ratings | | 10 Layout | 38 | | 6.2 ESD Ratings | | 10.1 Layout Guidelines | 38 | | 6.3 Recommended Operating Conditions | | 10.2 Layout Example | 38 | | 6.4 Thermal Information | | 11 Device and Documentation Support | | | 6.5 Electrical Characteristics | | 11.1 Device Support | 39 | | 6.6 Timing Requirements | | 11.2 Documentation Support | 39 | | 6.7 Switching Characteristics | | 11.3 Receiving Notification of Documentation Upda | | | 6.8 Timing Diagrams | | <b>11.4</b> サポート・リソース | 39 | | 6.9 Typical Characteristics | | 11.5 Trademarks | 39 | | 7 Detailed Description | | 11.6 Electrostatic Discharge Caution | 39 | | 7.1 Overview | | 11.7 Glossary | 39 | | 7.2 Functional Block Diagram | | 12 Mechanical, Packaging, and Orderable | | | 7.3 Feature Description | | Information | <mark>39</mark> | | 7.4 Device Functional Modes | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | CI | hanges from Revision * (March 2021) to Revision A (October 2021) | Page | |----|------------------------------------------------------------------|------| | • | ドキュメントのステータスを <i>事前情報</i> から <i>量産データ</i> に変更 | 1 | # **5 Pin Configuration and Functions** 図 5-1. YBH Package, 16-Pin WCSP, Top View 表 5-1. Pin Functions | | 3X 0-1.1 III I directions | | | | | |-----|---------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | PIN | FUNCTION(1) | DESCRIPTION | | | | NO. | NAME | T GIACTION 7 | DEGGAR HOW | | | | A1 | AIN5/GPIO5 | AI, DI, DO | Channel 5; configurable as either an analog input (default) or general-purpose input/output (GPIO). | | | | A2 | DVDD | Р | Digital I/O supply voltage. Connect a 1-μF capacitor to GND. | | | | А3 | AVDD | Р | Analog supply voltage. Connect a 1-µF capacitor to GND. | | | | A4 | REF | Р | Internal reference buffer output; external reference input. Connect a 1-µF capacitor to GND. | | | | B1 | AIN4/GPIO4 | AI, DI, DO | Channel 4; configurable as either an analog input (default) or GPIO. | | | | B2 | AIN6/GPIO6 | AI, DI, DO | Channel 6; configurable as either an analog input (default) or GPIO. | | | | В3 | AIN7/GPIO7 | AI, DI, DO | Channel 7; configurable as either an analog input (default) or GPIO. | | | | B4 | GND | Р | Ground for power supply, all analog and digital signals are referred to this pin. | | | | C1 | AIN3/GPIO3 | AI, DI, DO | Channel 3; configurable as either an analog input (default) or GPIO. | | | | C2 | AIN1/GPIO1 | AI, DI, DO | Channel 1; configurable as either an analog input (default) or GPIO. | | | | C3 | AIN0/GPIO0 | AI, DI, DO | Channel 0; configurable as either an analog input (default) or GPIO. | | | | C4 | CS | DI | Chip-select input pin; active low. The device takes control of the data bus when $\overline{CS}$ is low. The SDO pin goes to Hi-Z when $\overline{CS}$ is high. | | | | D1 | AIN2/GPIO2 | AI, DI, DO | Channel 2; configurable as either an analog input (default) or GPIO. | | | | D2 | SDI | DI | Serial data input pin for SPI interface. | | | | D3 | SDO | DO | Serial data output pin for SPI interface. | | | | D4 | SCLK | DI | Clock input pin for the SPI interface. | | | (1) Al = analog input, DI = digital input, DO = digital output, P = power supply. ### **6 Specifications** # **6.1 Absolute Maximum Ratings** over operating ambient temperature range (unless otherwise noted)(1) | | MIN | MAX | UNIT | |------------------------------------------------------------|-----------|------------|------| | DVDD to GND | -0.3 | 5.5 | V | | AVDD to GND | -0.3 | 5.5 | V | | AINx/GPIOx <sup>(2)</sup> to GND | GND – 0.3 | AVDD + 0.3 | V | | REF to GND | GND – 0.3 | AVDD + 0.3 | V | | Digital inputs (CS, SDI, SCLK) to GND | GND – 0.3 | 5.5 | V | | Input current to any pin except supply pins <sup>(3)</sup> | -10 | 10 | mA | | Junction temperature, T <sub>J</sub> | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | -60 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-------------------------|----------------------------|------|-----|----------------------|------| | POWER S | UPPLY | | | | • | | | AVDD | Analog power supply | AVDD to GND | 3 | 3.3 | 5.5 | V | | DVDD | Digital power supply | DVDD to GND | 1.65 | 3.3 | 5.5 | V | | REFEREN | CE VOLTAGE | | | | • | | | V | Reference voltage to | Internal reference | | 2.5 | | V | | V <sub>REF</sub> | the ADC | External reference | 2.4 | | AVDD | v | | ANALOG | INPUTS | | | | | | | FSR | Full-scale input range | RANGE = 0b | 0 | | $V_{REF}$ | V | | IFOIX | ruli-scale iliput range | RANGE = 1b | 0 | | 2 x V <sub>REF</sub> | V | | V <sub>IN</sub> | Absolute input voltage | AINx <sup>(1)</sup> to GND | -0.1 | | AVDD + 0.1 | V | | TEMPERA | TEMPERATURE RANGE | | | | | | | T <sub>A</sub> | Ambient temperature | | -40 | 25 | 125 | °C | (1) AINx refers to analog inputs AIN0, AIN1, AIN2, AIN3, AIN4, AIN5, AIN6, and AIN7. <sup>(2)</sup> AINx/GPIOx refers to AIN0/GPIO0, AIN1/GPIO1, AIN2/GPIO2, AIN3/GPIO3, AIN4/GPIO4, AIN5/GPIO5, AIN6/GPIO6, and AIN7/GPIO7 pins. <sup>(3)</sup> Pin current must be limited to 10 mA or less. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **6.4 Thermal Information** | | | ADS7067 | | |-----------------------|----------------------------------------------|------------|------| | THERMAL METRIC(1) | | YBH (WCSP) | UNIT | | | | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 80.2 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 0.4 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 18.8 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.2 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 18.8 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # **6.5 Electrical Characteristics** at AVDD = 3 V to 5.5 V, DVDD = 1.65 V to 5.5 V, $V_{REF}$ = 2.5 V (internal), and maximum throughput (unless otherwise noted); minimum and maximum values at $T_A$ = -40°C to +125°C; typical values at $T_A$ = 25°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------|----------|--------|----------|--------|--| | ANALOG | INPUTS | | | | | | | | C <sub>IN</sub> | Input capacitance | ADC and MUX capacitance | | 30 | | pF | | | DC PERF | ORMANCE | | | | | | | | | Resolution | No missing codes | | 16 | | Bits | | | DNL | Differential nonlinearity | | -0.75 | ±0.4 | 0.75 | LSB | | | INL | Integral nonlinearity | | -4 | ±1 | 4 | LSB | | | V <sub>(OS)</sub> | Input offset error | Post offset calibration, OSR[2:0] = 7 | _9 | ±0.5 | 9 | LSB | | | dV <sub>OS</sub> /dT | Input offset thermal drift | Post offset calibration, OSR[2:0] = 7 | | ±0.6 | | ppm/°C | | | | Offset error match | OSR[2:0] = 7 | -2.75 | 0.5 | 2.75 | LSB | | | G <sub>E</sub> | Gain error <sup>(1)</sup> | External V <sub>REF</sub> = 2.5 V, OSR[2:0] = 7 | -0.06 | ±0.01 | 0.06 | %FSR | | | dG <sub>E/</sub> dT | Gain error thermal drift | External V <sub>REF</sub> = 2.5 V, OSR[2:0] = 7 | | ±0.5 | | ppm/°C | | | - | Gain error match | OSR[2:0] = 7 | -0.005 | ±0.001 | 0.005 | %FSR | | | AC PERF | ORMANCE | | | | | | | | | | f <sub>IN</sub> = 2 kHz, V <sub>REF</sub> = 2.5 V (internal) | 82.3 | 85.1 | | | | | SINAD | Signal-to-noise + distortion ratio | f <sub>IN</sub> = 2 kHz, V <sub>REF</sub> = 5 V, AVDD = 5 V | 86.7 | 89.3 | dB | | | | | | f <sub>IN</sub> = 2 kHz, V <sub>REF</sub> = 2.5 V (internal) | 82.4 | 85.3 | | | | | SNR | Signal-to-noise ratio | f <sub>IN</sub> = 2 kHz, V <sub>REF</sub> = 5 V, AVDD = 5 V | 87.7 | 90 | | dB | | | THD | Total harmonic distortion | f <sub>IN</sub> = 2 kHz | | -100 | | dB | | | SFDR | Spurious-free dynamic range | f <sub>IN</sub> = 2 kHz | | 101 | | dB | | | | Isolation crosstalk | f <sub>IN</sub> = 10 kHz | | -110 | | dB | | | REFEREN | ICE | | | | | | | | V <sub>REF</sub> | Internal reference output voltage <sup>(3)</sup> | at TA = 25°C | 2.497 | 2.5 | 2.503 | V | | | 4\/ /4T | Internal reference voltage | | | 6 | 10 | nnm/°C | | | dV <sub>REF</sub> /dT | temperature drift | | | 0 | 19 | ppm/°C | | | C <sub>REF</sub> | Decoupling capacitor at REF pin | | 1 | | 10 | μF | | | DIGITAL II | NPUTS | | | | | | | | $V_{IL}$ | Input low logic level | For CS, SCLK, and SDI pins | -0.3 | | 0.3 DVDD | V | | | V IL | input low logic level | For GPIO <sub>X</sub> <sup>(2)</sup> pins | -0.3 | | 0.3 AVDD | • | | | V <sub>IH</sub> | Input high logic level | For $\overline{\text{CS}}$ , SCLK, and SDI pins | 0.7 DVDD | | DVDD | V | | | V IH | input night logic level | For GPIO <sub>X</sub> pins | 0.7 AVDD | | AVDD | v | | | DIGITAL C | DUTPUTS | | | | | | | | V <sub>OL</sub> | Output low logic level | For SDO pin, I <sub>OL</sub> = 500 μA sink | 0 | | 0.2 DVDD | \/ | | | V OL | Output low logic level | For $GPIO_X$ (2) pins, $I_{OL}$ = 500 $\mu A$ sink | 0 | | 0.2 AVDD | D V | | | · · · · · · · · · · · · · · · · · · · | Output high logic level | For SDO pin, I <sub>OH</sub> = 500 μA source | 0.8 DVDD | | DVDD | V | | | V <sub>OH</sub> | Output high logic level | For GPIO <sub>X</sub> <sup>(2)</sup> pins, I <sub>OH</sub> = 500 μA source | 0.8 AVDD | | AVDD | V | | | POWER S | SUPPLY | | | | ' | | | | | | AVDD = 3.3 V, external reference | | 1 | 2 | pan A | | | | Analog cumply cumt | AVDD = 3.3 V, internal reference | | 1.5 | 2.8 | mA | | | I <sub>AVDD</sub> | Analog supply current | No conversion, external reference | | 250 | ^ | | | | | | No conversion, internal reference | | 800 | | μA | | | | | | | | | | | <sup>(1)</sup> These specifications include full temperature range variation but not the error contribution from internal reference. <sup>(2)</sup> GPIO<sub>X</sub> refers to GPIO0, GPIO1, GPIO2, GPIO3, GPIO4, GPIO5, GPIO6, and GPIO7 pins. <sup>(3)</sup> Does not include the variation in voltage resulting from solder shift effects. ### 6.6 Timing Requirements at AVDD = 3 V to 5 V, DVDD = 1.65 V to 5.5 V, and maximum throughput (unless otherwise noted); minimum and maximum values at $T_A = -40$ °C to +125°C; typical values at $T_A = 25$ °C. | | | MIN | MAX | UNIT | |----------------------|-------------------------------------------------------|----------------------|------|------------------| | CONVERS | ION CYCLE | | | | | f <sub>CYCLE</sub> | Sampling frequency | | 800 | kSPS | | t <sub>CYCLE</sub> | ADC cycle-time period | 1/f <sub>CYCLE</sub> | | S | | t <sub>QUIET</sub> | Quiet acquisition time | 20 | | ns | | t <sub>ACQ</sub> | Acquisition time | 300 | | ns | | t <sub>WH_CSZ</sub> | Pulse duration: CS high | 220 | | ns | | t <sub>WL_CSZ</sub> | Pulse duration: CS low | 210 | | ns | | SPI INTER | FACE TIMINGS | | | | | f <sub>CLK</sub> | Maximum SCLK frequency | | 60 | MHz | | t <sub>CLK</sub> | Minimum SCLK time period | 16.67 | | ns | | t <sub>PH_CK</sub> | SCLK high time | 0.45 | 0.55 | t <sub>CLK</sub> | | t <sub>PL_CK</sub> | SCLK low time | 0.45 | 0.55 | t <sub>CLK</sub> | | t <sub>SU_CSCK</sub> | Setup time: CS falling to the first SCLK capture edge | 15 | | ns | | t <sub>SU_CKDI</sub> | Setup time: SDI data valid to the SCLK capture edge | 6.4 | | ns | | t <sub>HT_CKDI</sub> | Hold time: SCLK capture edge to data valid on SDI | 4 | | ns | | t <sub>D CKCS</sub> | Delay time: last SCLK falling to CS rising | 0.8 | | ns | ### **6.7 Switching Characteristics** at AVDD = 3 V to 5.5 V, DVDD = 1.65 V to 5.5 V, and maximum throughput (unless otherwise noted); minimum and maximum values at $T_A = -40$ °C to +125°C; typical values at $T_A = 25$ °C. | | PARAMETER | TEST CONDITIONS | MIN MA | X UNIT | | |-----------------------|------------------------------------------------------------------|-----------------|--------|--------|--| | CONVERSIO | ON CYCLE | | | | | | t <sub>CONV</sub> | ADC conversion time | | 95 | 0 ns | | | RESET | | | | | | | t <sub>PU</sub> | Power-up time for device | AVDD ≥ 3 V | | 5 ms | | | t <sub>RST</sub> | Delay time; RST bit = 1b to device reset complete <sup>(1)</sup> | | | 5 ms | | | SPI INTERF | ACE TIMINGS | | | _ | | | t <sub>DEN_CSDO</sub> | Delay time: CS falling to data enable | | 2 | 2 ns | | | t <sub>DZ_CSDO</sub> | Delay time: CS rising to SDO going Hi-Z | | 5 | 0 ns | | | t <sub>D_CKDO</sub> | Delay time: SCLK launch edge to (next) data valid on SDO | | 1 | 6 ns | | (1) RST bit is automatically reset to 0b after $t_{\mbox{\scriptsize RST}}$ . # **6.8 Timing Diagrams** 図 6-1. Conversion Cycle Timing 図 6-2. SPI Interface Timing # **6.9 Typical Characteristics** at $T_A = 25$ °C, AVDD = 5 V, DVDD = 1.65 V to 5.5 V, and maximum throughput (unless otherwise noted) ### 6.9 Typical Characteristics (continued) at $T_A = 25$ °C, AVDD = 5 V, DVDD = 1.65 V to 5.5 V, and maximum throughput (unless otherwise noted) # **6.9 Typical Characteristics (continued)** at $T_A = 25$ °C, AVDD = 5 V, DVDD = 1.65 V to 5.5 V, and maximum throughput (unless otherwise noted) # **6.9 Typical Characteristics (continued)** at T<sub>A</sub> = 25°C, AVDD = 5 V, DVDD = 1.65 V to 5.5 V, and maximum throughput (unless otherwise noted) # 7 Detailed Description ### 7.1 Overview The ADS7067 is a 16-bit, successive approximation register (SAR) analog-to-digital converter (ADC) with an analog multiplexer. This device integrates a reference, reference buffer, low-dropout regulator (LDO), and features high performance at full throughput and low-power consumption. The ADS7067 supports unipolar, single-ended analog input signals. The internal reference generates a low-drift, buffered, 2.5-V reference output. The device uses an internal clock to perform conversions. At the end of the conversion process, the device enters an acquisition phase. ### 7.2 Functional Block Diagram ### 7.3 Feature Description ### 7.3.1 Analog Input and Multiplexer The eight channels of the multiplexer can be independently configured as ADC inputs or general-purpose inputs/outputs (GPIOs). As shown in $\boxtimes$ 7-1, each input pin has ESD protection diodes to AVDD and GND. On power-up or after device reset, all eight channels of the multiplexer are configured as analog inputs. 図 7-1. Analog Inputs, GPIOs, and ADC Connections $\boxtimes$ 7-1 shows an equivalent circuit for the pins configured as analog inputs. The ADC sampling switch is represented by an ideal switch (SW) in series with a resistor (R<sub>SW</sub>, typically 150 $\Omega$ ) and a sampling capacitor (C<sub>SH</sub>, typically 30 pF). During acquisition, the SW switch is closed to allow the signal on the selected analog input channel to charge the internal sampling capacitor. During conversion, the SW switch is opened to disconnect the analog input channel from the sampling capacitor. The multiplexer channels can be configured as GPIOs in the PIN\_CFG register. On power-up, all channels of the multiplexer are configured as analog inputs. The direction of a GPIO, input or output, can be set in the GPIO\_CFG register. The logic level of channels configured as digital inputs can be read from the GPI\_VALUE register. The digital outputs can be accessed by writing to the GPO\_VALUE register. The digital outputs can be configured as open-drain or push-pull in the GPO\_DRIVE\_CFG register. ### 7.3.2 Reference The ADS7067 has a precision, low-drift voltage reference internal to the device. #### 7.3.2.1 External Reference External reference is the default configuration on power-up or after device reset. An external reference voltage source can be connected to the REF pin with an appropriate decoupling capacitor placed between the REF and GND pins. Best SNR is achieved with a 5-V external reference because the internal reference is limited to 2.5 V. For improved thermal drift performance, a reference from the REF60xx family (REF6025, REF6030, REF6033, REF6041, REF6045, or REF6050) is recommended. #### 7.3.2.2 Internal Reference The device features an internal reference source with a nominal output value of 2.5 V. On power-up, the internal reference is disabled by default. To enable the internal reference, set EN\_REF = 1b in the GENERAL\_CFG register. A minimum 1- $\mu$ F decoupling capacitor is recommended to be placed between the REF and GND pins. The capacitor must be placed as close to the REF pin as possible. The REF pin has ESD protection diodes connected to the AVDD and GND pins. ### 7.3.3 ADC Transfer Function The ADC output is in straight binary format. The full-scale input range (FSR) of the ADC is determined by the RANGE bit. On power-up, the FSR is 0 V to $V_{REF}$ . When using the 2 x $V_{REF}$ mode (RANGE = 1b), the ADC can measure analog inputs up to two times the voltage reference. $\pm$ 1 can be used to compute the ADC resolution: $$1 LSB = FSR / 2^{N}$$ (1) #### where: - FSR = Full-scale input range of the ADC - N = 16 図 7-2 and 表 7-1 show the ideal transfer characteristics for this device. 図 7-2. Ideal Transfer Characteristics 表 7-1. Transfer Characteristics | INPUT V | INPUT VOLTAGE | | IDEAL OUTPUT CODE | |-------------------------------------------------------------------|-------------------------------------------------------|--------------------|-------------------| | RANGE = 0b | RANGE = 1b | CODE | IDEAL OUTPUT CODE | | ≤1 LSB | ≤1 LSB | Zero | 0000 | | 1 LSB to 2 LSBs | 1 LSB to 2 LSBs | Zero + 1 | 0001 | | (V <sub>REF</sub> / 2) to (V <sub>REF</sub> / 2) + 1 LSB | V <sub>REF</sub> to V <sub>REF</sub> + 1 LSB | Mid-scale code | 8000 | | (V <sub>REF</sub> / 2) + 1 LSB to (V <sub>REF</sub> / 2) + 2 LSBs | V <sub>REF</sub> + 1 LSB to V <sub>REF</sub> + 2 LSBs | Mid-scale code + 1 | 8001 | | ≥ V <sub>REF</sub> – 1 LSB | ≥ 2 x V <sub>REF</sub> – 1 LSB | Full-scale code | FFFF | #### 7.3.4 ADC Offset Calibration The variation in ADC offset error resulting from changes in temperature or reference voltage can be calibrated by setting the CAL bit in the GENERAL\_CFG register. The CAL bit is reset to 0 after calibration. The host can poll the CAL bit to check the ADC offset calibration completion status. #### 7.3.5 Programmable Averaging Filters The ADS7067 features a programmable averaging filter that can be used to average analog input samples to output a higher resolution measurement. The averaging filter can be enabled by programming the OSR[2:0] bits in the OSR\_CFG register to the averaging factor desired. The averaging configuration is common to all analog input channels. As shown in $\boxtimes$ 7-3, the output of the averaging filter is 20 bits long. In manual mode and auto-sequence mode of conversion, only the first conversion for the selected analog input channel must be initiated by the host, as shown in $\boxtimes$ 7-3; any remaining conversions are generated internally. The time (t<sub>AVG</sub>) required to complete the averaging operation is determined by the sampling speed and number of samples to be averaged; see the *Oscillator and Timing Control* section for more details. After completion, the averaged 20-bit result, as shown in $\boxtimes$ 7-3, can be read-out. For information on the programmable averaging filters and performance results see the *Resolution-Boosting ADS7066 Using Programmable Averaging Filter* application report. In autonomous mode of operation, samples from analog input channels that are enabled in the AUTO\_SEQ\_CH\_SEL register are averaged sequentially. 図 7-3. Averaged Output Data #### 7.3.6 CRC on Data Interface The cyclic redundancy check (CRC) is an error checking code that detects communication errors to and from the host. CRC is the division remainder of the data payload bytes by a fixed polynomial. The data payload is two or three bytes, depending on the output data format; see the *Output Data Format* section for details on output data format. The CRC mode is optional and is enabled by the CRC\_EN bit in the GENERAL\_CFG register. The CRC data byte is the 8-bit remainder of the bitwise exclusive-OR (XOR) operation of the argument by a CRC polynomial. The CRC polynomial is based on the CRC-8-CCITT: $X^8 + X^2 + X^1 + 1$ . The nine binary polynomial coefficients are: 100000111. The CRC calculation is preset with 1 data values. For more details about the CRC implementation and for a software example, see the *Implementation of CRC for ADS7066* application report. The host must compute and append the appropriate CRC to the command string in the same SPI frame (see the Register Read/Write Operation section). The ADC also computes the expected CRC corresponding to the payload received from the host and compares the calculated CRC code to the CRC received from the host. The CRC received from the host and the CRC calculated by the ADC over the received payload are compared to check for an exact match. If the calculated CRC and received CRC match then the data payload received from the host is valid. • If the calculated CRC and received CRC do not match then the data payload received from the host is not valid and the command does not execute. The CRCERR\_IN flag is set to 1b. ADC conversion data read and register read processes, with a valid CRC from the host, are still supported. The error condition can be detected, as listed in 表 7-2, by either status flags or by a register read. Further register writes to the device are blocked until the CRCERR\_IN flag is cleared to 0b. Register write operations, with a valid CRC from the host, to the SYSTEM\_STATUS (address = 0x00) and GENERAL\_CFG (address = 0x01) registers are still supported. 表 7-2. Configuring Notifications When a CRC Error is Detected | CRC ERROR NOTIFICATION CONFIGURATION | | DESCRIPTION | |--------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------| | Status flags | APPEND_STATUS = 10b | 4-bit status flags, containing the CRCERR_IN bit appended to the ADC data; see the <i>Output Data Format</i> section for details. | | Register read | _ | Read the CRCERR_IN bit to check if a CRC error was detected. | For a conversion data read or register data read, the ADC responds with a CRC that is computed over the requested data payload bytes. The response data payload is one, two, or three bytes depending on the data operation (see the *Output CRC (Device to Host)* section). #### 7.3.7 Oscillator and Timing Control The device uses an internal oscillator for conversion. When using the averaging module, the host initiates the first conversion and subsequent conversions are generated internally by the device. When the device generates the start of a conversion, the sampling rate can be controlled as described in 表 7-3 by the OSC\_SEL and CLK DIV[3:0] register fields. The conversion time of the device, given by $t_{CONV}$ in the *Switching Characteristics* table in the *Specifications* section, is independent of the OSC\_SEL and CLK\_DIV[3:0] configuration. 表 7-3. Configuring the Sampling Rate for Internal Conversion Start Control | | OSC_SEL = 0 | | OSC_SEL = 1 | | | |--------------|---------------------------------------------------|--------------------------------------------|---------------------------------------------------|--------------------------------------------|--| | CLK_DIV[3:0] | SAMPLING FREQUENCY, f <sub>CYCLE_OSR</sub> (kSPS) | CYCLE TIME,<br>t <sub>CYCLE_OSR</sub> (μs) | SAMPLING FREQUENCY, f <sub>CYCLE_OSR</sub> (kSPS) | CYCLE TIME,<br>t <sub>CYCLE_OSR</sub> (µs) | | | 0000b | Reserved. Do not use. | Reserved. Do not use. | 31.25 | 32 | | | 0001b | 666.67 | 1.5 | 20.83 | 48 | | | 0010b | 500 | 2 | 15.63 | 64 | | | 0011b | 333.33 | 3 | 10.42 | 96 | | | 0100b | 250 | 4 | 7.81 | 128 | | | 0101b | 166.7 | 6 | 5.21 | 192 | | | 0110b | 0110b 125 | | 3.91 | 256 | | | 0111b | 83 | 12 | 2.60 | 384 | | | 1000b | 62.5 | 16 | 1.95 | 512 | | | 1001b | 41.7 | 24 | 1.3 | 768 | | | 1010b | 31.3 | 32 | 0.98 | 1024 | | | 1011b | 20.8 | 48 | 0.65 | 1536 | | | 1100b | 15.6 | 64 | 0.49 | 2048 | | | 1101b | 10.4 | 96 | 0.33 | 3072 | | Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback #### 7.3.8 Diagnostic Modes The ADS7067 features a programmable test voltage generation circuit that can be used for ADC diagnostics. #### 7.3.8.1 Bit-Walk Test Mode To enable write access to the configuration registers for diagnostics, write 0x96 in the DIAGNOSTICS\_KEY register. To enable bit-walk test mode, configure BITWALK\_EN = 1b. In the bit-walk test mode (see $\boxtimes$ 7-1), the sampling switch (SW) remains open and the test voltage is applied on the sampling capacitor ( $C_{SH}$ ) during the acquisition phase of the ADC. In diagnostic mode, the conversion process of the ADC remains the same as normal device operation. The ADC starts the conversion phase on the rising edge of $\overline{CS}$ and outputs the code corresponding to the sampled test voltage. The output code of the ADC is expected to be proportional to the test voltage, as shown in $\mathbb{R}$ 2, after adjusting for DC errors (such as INL, gain error, offset error, and thermal drift of offset and gain errors). Output code = $$\left(\frac{\text{Test voltage}}{V_{\text{REF}}} \times 2^{16}\right) \pm \text{TUE}$$ (2) where • TUE = Total unadjusted error, given by the root sum square of the offset error, gain error, and INL The test voltage is generated by a DAC configured by the BIT\_SAMPLE\_MSB and BIT\_SAMPLE\_LSB registers. Because the test voltage is derived from the ADC reference, as given by 式 3, this diagnostic mode is not sensitive to variations in reference voltage. $$Test voltage = \frac{V_{REF}}{BIT\_SAMPLE[15:0]} \pm TUE$$ (3) To resume conversion of the ADC input signal, configure BITWALK\_EN = 0b. #### 7.3.8.2 Fixed Voltage Test Mode For diagnostics, the ADS7067 features a fixed 1.8 V (typical) test voltage which can be internally connected to AIN6. To connect AIN6 to the internal test voltage, set VTEST\_EN = 1b. When using the fixed voltage test mode, AIN6 pin must be left floating and should not be connected to any external circuit. If bit-walk test mode is enabled (that is, BITWALK\_EN = 1b), enabling the fixed voltage test mode will connect AIN6 to the test voltage but the conversion result would be according to bit-walk test mode configuration. ### 7.3.9 Output Data Format ☑ 7-4 illustrates that the output data payload consists of a combination of the conversion result, data bits from averaging filters, status flags, and channel ID. The conversion result is MSB aligned. If averaging is enabled, the output data from the ADC are 20 bits long, otherwise the data are 16 bits long. Optionally, the 4-bit channel ID or status flags can be appended at the end of the output data by configuring the APPEND\_STATUS[1:0] fields. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated 図 7-4. SPI Frames for Reading Data ### 7.3.9.1 Status Flags Status flags can be appended to the ADC output by setting APPEND\_STATUS = 10b. The status flag is appended only to frames where ADC data are being read. Status flags are not appended to data corresponding to a register read operation or when FIX\_PAT = 1b. The 4-bit status flag field is constructed as follows: Status flag[3:0] = { 1, VTEST\_MODE, CRCERR\_IN, DIAG\_MODE } #### where: - VTEST\_MODE: This flag is set if the current data frame corresponds to fixed voltage test mode (see the Fixed Voltage Test Mode section). - CRCERR\_IN: This flag indicates the status of the CRC verification of data received from the digital interface. This flag is the same as the CRCERR\_IN bit in the SYSTEM\_STATUS register. - DIAG\_MODE: This flag is set if the current data frame corresponds to the bit-walk test mode (see the Bit-Walk Test Mode section). #### 7.3.9.2 Output CRC (Device to Host) A CRC byte can be appended to the output data by configuring CRC\_EN to 1b. When the CRC module is enabled, the host must use 32-bit frames for SPI communication. The device outputs the data payload followed by the CRC byte computed over the data payload. Additional 0s can be appended by the ADC after the CRC byte to complete the 32-bit SPI frame (see 表 7-4). The host must compute and compare the CRC corresponding to the data payload with the CRC received from the ADC. The additional 0s appended by the device after the CRC byte must be excluded by the host for computing the CRC. ### 7.3.9.3 Input CRC (Host to Device) When the CRC module is enabled, the host must always communicate with the ADC using 32-bit SPI frames comprised of a 24-bit data payload and an 8-bit CRC byte. The host must calculate the CRC byte to be appended based on a 24-bit payload. The ADC computes a CRC over the 24-bit data payload and compares the result with the CRC received from the host. ₹ 7-4 lists the output data frames for the CRC EN bit. #### 表 7-4. Output Data Frames | CRC_EN | OSR[2:0] | APPEND_STATUS[1:0] | OUTPUT DATA FRAME | | | |---------------------|-------------------|-----------------------|---------------------------------------------------------------|--|--| | | | No flags (00b or 11b) | {Conversion result [15:0], 8'b0} | | | | | No averaging | Channel ID (01b) | {Conversion result [15:0], CHID[3:0], 4'b0} | | | | CRC module disabled | | Status flags (10b) | {Conversion result [15:0], status flags[3:0], 4'b0} | | | | (CRC_EN = 0) | | No flags (00b or 11b) | {Conversion result [19:0], 4'b0} | | | | | Averaging enabled | Channel ID (01b) | {Conversion result [19:0], CHID[3:0]} | | | | | 01142154 | Status flags (10b) | {Conversion result [19:0], status flags[3:0]} | | | | | No averaging | No flags (00b or 11b) | {Conversion result [15:0], CRC[7:0], 8'b0} | | | | | | Channel ID (01b) | {Conversion result [15:0], CHID[3:0], 4'b0, CRC[7:0]} | | | | CRC module enabled | | Status flags (10b) | {Conversion result [15:0], status flags[3:0], 4'b0, CRC[7:0]} | | | | (CRC_EN = 1) | | No flags (00b or 11b) | {Conversion result [19:0], 4'b0, CRC[7:0]} | | | | | Averaging enabled | Channel ID (01b) | {Conversion result [19:0], CHID[3:0], CRC[7:0]} | | | | | onabiou | Status flags (10b) | {Conversion result [19:0], status flags[3:0], CRC[7:0]} | | | ### 7.3.10 Device Programming #### 7.3.10.1 Enhanced-SPI Interface The device features an enhanced-SPI interface that allows the host controller to operate at slower SCLK speeds and still achieve full throughput. As described in 表 7-5, the host controller can use any of the four SPI-compatible protocols (SPI-00, SPI-01, SPI-10, or SPI-11) to access the device. 表 7-5. SPI Protocols for Configuring the Device | PROTOCOL | SCLK POLARITY SCLK PHASE (Capture Edge) CPO | | CPOL_CPHA[1:0] | DIAGRAM | |----------|---------------------------------------------|---------|----------------|---------| | SPI-00 | Low | Rising | 00b | ⊠ 7-5 | | SPI-01 | Low | Falling | 01b | ⊠ 7-6 | | SPI-10 | High | Falling | 10b | ⊠ 7-5 | | SPI-11 | High | Rising | 11b | ⊠ 7-6 | On power-up, the device defaults to the SPI-00 protocol for data read and data write operations. To select a different SPI-compatible protocol, program the CPOL\_CPHA[1:0] field. This first write operation must adhere to the SPI-00 protocol. Any subsequent data transfer frames must adhere to the newly-selected protocol. #### 7.3.10.2 Daisy-Chain Mode The ADS7067 can operate as a single converter or in a system with multiple converters. System designers can take advantage of the simple, high-speed, enhanced-SPI serial interface by cascading converters in a daisy-chain configuration when multiple converters are used. No register configuration is required to enable daisy-chain mode. $\boxed{2}$ 7-7 shows a typical connection of three converters in daisy-chain mode. 図 7-7. Multiple Converters Connected Using Daisy-Chain Mode When the ADS7067 is connected in daisy-chain mode, the serial input data passes through the ADS7067 with a 24-SCLK delay, as long as $\overline{CS}$ is active. $\overline{\boxtimes}$ 7-8 shows a detailed timing diagram of this mode. In $\overline{\boxtimes}$ 7-8, the conversion in each converter is performed simultaneously. 図 7-8. Simplified Daisy-Chain Mode Timing The ADS7067 supports daisy-chain mode for output data payloads up to 24 bits long; see the *Output Data Format* section for more details. If either the status flags or channel ID are appended (APPEND\_STATUS ≠ 00b) and the CRC module is enabled (CRC\_EN = 1b), then the serial input data does not pass through the ADS7067 and daisy-chain mode is disabled. ### 7.3.10.3 Register Read/Write Operation The device supports the commands listed in 表 7-6 to access the internal configuration registers | 表 | 7-6. | <b>Opcodes</b> | for | <b>Commands</b> | |---|------|----------------|-----|-----------------| |---|------|----------------|-----|-----------------| | OPCODE | COMMAND DESCRIPTION | | |------------|-----------------------|--| | 0000 0000b | No operation | | | 0001 0000b | Single register read | | | 0000 1000b | Single register write | | | 0001 1000b | Set bit | | | 0010 0000b | Clear bit | | The clear bit command clears the specified bits (identified by 1) at the 8-bit address (without affecting the other bits), and the set bit command sets the specified bits (identified by 1) at the 8-bit address (without affecting the other bits). #### 7.3.10.3.1 Register Write A 24-bit SPI frame is required to write data to configuration registers. The 24-bit data on SDI, as shown in $\boxtimes$ 7-9, consists of an 8-bit write command (0000 1000b), an 8-bit register address, and 8-bit data. The write command is decoded on the $\overline{\text{CS}}$ rising edge and the specified register is updated with the 8-bit data specified in the register write operation. 図 7-9. Register Write Operation Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated #### 7.3.10.3.2 Register Read A register read operation consists of two SPI frames: the first SPI frame initiates a register read and the second SPI frame reads data from the register address provided in the first frame. As shown in $\boxed{2}$ 7-10, the read command (0001 0000b), the 8-bit register address, and the 8-bit dummy data are sent over the SDI pin during the first 24-bit frame. On the rising edge of $\boxed{CS}$ , the read command is decoded and the requested register data are available for reading during the next frame. During the second frame, the first eight bits on SDO correspond to the requested register read. During the second frame, SDI can be used to initiate another operation or can be set to 0. 図 7-10. Register Read Operation #### 7.3.10.3.2.1 Register Read With CRC A register read consists of two SPI frames, as described in the *Register Read* section. When the CRC module is enabled during a register read, as shown in $\boxtimes$ 7-11, the device appends an 8-bit output CRC byte along with 8-bit register data. The output CRC is computed by the device on the 8-bit register data. 図 7-11. Register Read With CRC #### 7.4 Device Functional Modes 表 7-7 lists the functional modes supported by the ADS7067. 表 7-7. Functional Modes | FUNCTIONAL MODE CONVERSION CONTROL | | MUX CONTROL | SEQ_MODE[1:0] | |------------------------------------|------------------------|------------------------------------|---------------| | Manual | CS rising edge | Register write to MANUAL_CHID | 00b | | On-the-fly | CS rising edge | First 5 bits after CS falling edge | 10b | | Auto-sequence | CS rising edge | Channel sequencer | 01b | | Autonomous | Internal to the device | Channel sequencer | 01b | The device powers up in manual mode and can be configured into either of these modes by writing the configuration registers for the desired mode. #### 7.4.1 Device Power-Up and Reset On power up, the BOR bit is set indicating a power-cycle or reset event. The device can be reset by setting the RST bit or by recycling the power on the AVDD pin. #### 7.4.2 Manual Mode Manual mode allows the external host processor to directly select the analog input channel. ☒ 7-12 shows steps for operating the device in manual mode. 図 7-12. Device Operation in Manual Mode In manual mode, the command to switch to a new channel, cycle N in $\boxtimes$ 7-13, is decoded by the device on the $\overline{\text{CS}}$ rising edge. The $\overline{\text{CS}}$ rising edge is also the start of the conversion cycle, and thus the device samples the previously selected MUX channel in cycle N+1. The newly selected analog input channel data are available in cycle N+2. For switching the analog input channel, a register write to the MANUAL\_CHID field requires 24 clocks; see the *Register Write* section for more details. After a channel is selected, the number of clocks required for reading the output data depends on the device output data frame size; see the *Output Data Format* section for more details. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated 図 7-13. Starting a Conversion and Reading Data in Manual Mode ### 7.4.3 On-the-Fly Mode In the on-the-fly mode of operation, as shown in $\boxtimes$ 7-14, the analog input channel is selected using the first five bits on SDI without waiting for the $\overline{CS}$ rising edge. Thus, the ADC samples the newly selected channel on the $\overline{CS}$ rising edge and there is no latency between the channel selection and the ADC output data. $\cancel{z}$ 7-8 lists the channel selection commands for this mode. 図 7-14. Starting a Conversion and Reading data in On-the-Fly Mode | 表 7-8. On-the-FI | y Mode Channel | <b>Selection Commands</b> | |------------------|----------------|---------------------------| |------------------|----------------|---------------------------| | SDI BITS[15:11] | SDI BITS [10:0] | DESCRIPTION | |-------------------|-----------------|-----------------------| | 1 0000 | Don't care | Select analog input 0 | | 1 0001 | Don't care | Select analog input 1 | | 1 0010 | Don't care | Select analog input 2 | | 1 0011 | Don't care | Select analog input 3 | | 1 0100 | Don't care | Select analog input 4 | | 1 0101 | Don't care | Select analog input 5 | | 1 0110 | Don't care | Select analog input 6 | | 1 0111 Don't care | | Select analog input 7 | | 1 1000 to 1 1111 | Don't care | Reserved | The number of clocks required for reading the output data depends on the device output data frame size; see the *Output Data Format* section for more details. # 7.4.4 Auto-Sequence Mode In auto-sequence mode, the internal channel sequencer switches the multiplexer to the next analog input channel after every conversion. The desired analog input channels can be configured for sequencing in the AUTO\_SEQ\_CHSEL register. To enable the channel sequencer, set SEQ\_START = 1b. After every conversion, the channel sequencer switches the multiplexer to the next analog input in ascending order. To stop the channel sequencer from selecting channels, set SEQ\_START = 0b. In the example shown in 🗵 7-15, AIN2 and AIN6 are enabled for sequencing in the AUTO\_SEQ\_CHSEL register. The channel sequencer loops through AIN2 and AIN6 and repeats until SEQ\_START is set to 0b. The number of clocks required for reading the output data depends on the device output data frame size; see the *Output Data Format* section for more details. 図 7-15. Starting Conversion and Reading Data in Auto-Sequence Mode # 7.5 ADS7067 Registers 表 7-9 lists the ADS7067 registers. All register offset addresses not listed in 表 7-9 should be considered as reserved locations and the register contents should not be modified. 表 7-9. ADS7067 Registers | Address | Acronym | Register<br>Name | Section | | |---------|------------------|------------------|--------------|--| | 0x0 | SYSTEM_STATUS | | セクション 7.5.1 | | | 0x1 | GENERAL_CFG | | セクション 7.5.2 | | | 0x2 | DATA_CFG | | セクション 7.5.3 | | | 0x3 | OSR_CFG | | セクション 7.5.4 | | | 0x4 | OPMODE_CFG | | セクション 7.5.5 | | | 0x5 | PIN_CFG | | セクション 7.5.6 | | | 0x7 | GPIO_CFG | | セクション 7.5.7 | | | 0x9 | GPO_DRIVE_CFG | | セクション 7.5.8 | | | 0xB | GPO_OUTPUT_VALUE | | セクション 7.5.9 | | | 0xD | GPI_VALUE | | セクション 7.5.10 | | | 0x10 | SEQUENCE_CFG | | セクション 7.5.11 | | | 0x11 | CHANNEL_SEL | | セクション 7.5.12 | | | 0x12 | AUTO_SEQ_CH_SEL | | セクション 7.5.13 | | | 0xBF | DIAGNOSTICS_KEY | | セクション 7.5.14 | | | 0xC0 | DIAGNOSTICS_EN | | セクション 7.5.15 | | | 0xC1 | BIT_SAMPLE_LSB | | セクション 7.5.16 | | | 0xC2 | BIT_SAMPLE_MSB | | セクション 7.5.17 | | Complex bit access types are encoded to fit into small table cells. $\frac{1}{2}$ 7-10 shows the codes that are used for access types in this section. 表 7-10. ADS7067 Access Type Codes | Access Type | Code | Description | | | |------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Read Type | | | | | | R | R | Read | | | | Write Type | | | | | | W | W | Write | | | | Reset or Default | Value | | | | | - n | | Value after reset or the default value | | | | Register Array V | ariables | | | | | i,j,k,l,m,n | | When these variables are used in a register name, an offset, or an address, they refer to the value of a register array where the register is part of a group of repeating registers. The register groups form a hierarchical structure and the array is represented with a formula. | | | | У | | When this variable is used in a register name, an offset, or an address it refers to the value of a register array. | | | # 7.5.1 SYSTEM\_STATUS Register (Address = 0x0) [reset = 0x81] SYSTEM\_STATUS is shown in 図 7-14 and described in 表 7-11. Return to the 表 7-9. ### 図 7-14. SYSTEM\_STATUS Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------------|---|----------|---|-----------------|-----------|--------| | RSVD | SEQ_STATUS | | RESERVED | | CRCERR_FUS<br>E | CRCERR_IN | BOR | | R-1b | R-0b | | R-0b | | R-0b | R/W-0b | R/W-1b | ### 表 7-11. SYSTEM\_STATUS Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RSVD | R | 1b | Reads return 1b. | | 6 | SEQ_STATUS | R | 0b | Status of the channel sequencer. 0b = Sequence stopped 1b = Sequence in progress | | 5-3 | RESERVED | R | 0b | Reserved Bit | | 2 | CRCERR_FUSE | R | Ob | Device power-up configuration CRC check status. To re-evaluate this bit, software reset the device or power cycle AVDD. 0b = No problems detected in power-up configuration. 1b = Device configuration not loaded correctly. | | 1 | CRCERR_IN | R/W | 0b Status of CRC check on incoming data. Write 1b to cle flag. 0b = No CRC error. 1b = CRC error detected. All register writes, except to a 0x00 and 0x01, are blocked. | | | 0 | BOR | R/W | 1b | Brown out reset indicator. This bit is set if brown out condition occurs or device is power cycled. Write 1b to this bit to clear the flag. 0b = No brown out since last time this bit was cleared. 1b = Brown out condition detected or device power cycled. | ### 7.5.2 GENERAL\_CFG Register (Address = 0x1) [reset = 0x0] GENERAL\_CFG is shown in 図 7-15 and described in 表 7-12. Return to the 表 7-9. # 図 7-15. GENERAL\_CFG Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|----------|---|--------|--------|--------|------| | REF_EN | CRC_EN | RESERVED | | RANGE | CH_RST | CAL | RST | | R/W-0b | R/W-0b | R-0b | | R/W-0b | R/W-0b | R/W-0b | W-0b | ### 表 7-12. GENERAL\_CFG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | REF_EN | R/W | 0b | Enable or disable the internal reference. 0b = Internal reference is powered down. 1b = Internal reference is enabled. | | 6 | CRC_EN | R/W | Ob | Enable or disable the CRC on device interface. 0b = CRC module disabled. 1b = CRC appended to data output. CRC check is enabled on incoming data. | | 5-4 | RESERVED | R | 0b | Reserved Bit | | 3 | RANGE | R/W | 0b | Select the input range of the ADC. 0b = Input range of the ADC is 1x VREF 1b = Input range of the ADC is 2x VREF | Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated 表 7-12. GENERAL\_CFG Register Field Descriptions (continued) | | 27 121 CENTER CE TROGISTO FISHE POSSIBLIONS (CONTINUOS) | | | | | | | | |-----|---------------------------------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | 2 | CH_RST | R/W | 0b | Force all channels to be analog inputs. 0b = Normal operation 1b = All channels will be set as analog inputs irrespective of configuration in other registers | | | | | | 1 | CAL | R/W | Ob | Calibrate ADC offset. 0b = Normal operation. 1b = ADC offset is calibrated. After calibration is complete, this bit is set to 0b. | | | | | | 0 | RST | W | Ob | Software reset all registers to default values. 0b = Normal operation. 1b = Device is reset. After reset is complete, this bit is set to 0b and BOR bit is set to 1b. | | | | | # 7.5.3 DATA\_CFG Register (Address = 0x2) [reset = 0x0] DATA\_CFG is shown in 図 7-16 and described in 表 7-13. Return to the 表 7-9. # 図 7-16. DATA\_CFG Register | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---------|----------|--------------------|---|----------|---|----------------|------| | F | FIX_PAT | RESERVED | APPEND_STATUS[1:0] | | RESERVED | | CPOL_CPHA[1:0] | | | | R/W-0b | R-0b | R/W-0b | | R-0b | | R/W | /-0b | ### 表 7-13. DATA\_CFG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | FIX_PAT | R/W | 0b | Device outputs fixed data bits which can be helpful for debugging communication with the device. 0b = Normal operation. 1b = Device outputs fixed code 0xA5A5 repeatitively when reading ADC data. | | 6 | RESERVED | R | 0b | Reserved Bit | | 5-4 | APPEND_STATUS[1:0] | R/W | 0b | Append 4-bit channel ID or status flags to output data. 0b = Channel ID and status flags are not appended to ADC data. 1b = 4-bit channel ID is appended to ADC data. 10b = 4-bit status flags are appended to ADC data. 11b = Reserved. | | 3-2 | RESERVED | R | 0b | Reserved Bit | | 1-0 | CPOL_CPHA[1:0] | R/W | 0b | This field sets the polarity and phase of SPI communication. 0b = CPOL = 0, CPHA = 0. 1b = CPOL = 0, CPHA = 1. 10b = CPOL = 1, CPHA = 0. 11b = CPOL = 1, CPHA = 1. | # 7.5.4 OSR\_CFG Register (Address = 0x3) [reset = 0x0] OSR\_CFG is shown in $\boxtimes$ 7-17 and described in $\not\equiv$ 7-14. Return to the 表 7-9. ### 図 7-17. OSR CFG Register | | | | _ | | | | | |------|---|----------|---|----------|---|--------|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RESERVED | | OSR[2:0] | | | | | R-0b | | | | | | R/W-0b | | 表 7-14. OSR\_CFG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-3 | RESERVED | R | 0b | Reserved Bit | | 2-0 | OSR[2:0] | R/W | 0b | Selects the oversampling ratio for ADC conversion result. 0b = No averaging 1b = 2 samples 10b = 4 samples 11b = 8 samples 100b = 16 samples 101b = 32 samples 110b = 64 samples 111b = 128 samples | ### 7.5.5 OPMODE\_CFG Register (Address = 0x4) [reset = 0x1] OPMODE\_CFG is shown in 図 7-18 and described in 表 7-15. Return to the 表 7-9. ### 図 7-18. OPMODE\_CFG Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|----------|---|---------|---|-------|---------|---| | | RESERVED | | OSC_SEL | | CLK_D | IV[3:0] | | | | R-0b | | R/W-0b | | R/W | | | ### 表 7-15. OPMODE\_CFG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------| | 7-5 | RESERVED | R | 0b | Reserved Bit | | 4 | OSC_SEL | R/W | 0b | Selects the oscillator for internal timing generation. 0b = High-speed oscillator. 1b = Low-power oscillator. | | 3-0 | CLK_DIV[3:0] | R/W | 1b | Sampling speed control when using averaging filters. Refer to section on oscillator and timing control for details. | ### 7.5.6 PIN\_CFG Register (Address = 0x5) [reset = 0x0] PIN\_CFG is shown in 図 7-19 and described in 表 7-16. Return to the 表 7-9. ### 図 7-19. PIN\_CFG Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|--------------|---|-----|------|---|---|---| | | PIN_CFG[7:0] | | | | | | | | | | | R/V | V-0b | | | | # 表 7-16. PIN\_CFG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | PIN_CFG[7:0] | R/W | Ob | Configure device channels AIN/GPIO [7:0] as analog inputs or GPIOs. 0b = Channel is configured as analog input. 1b = Channel is configured as GPIO. | ### 7.5.7 GPIO\_CFG Register (Address = 0x7) [reset = 0x0] GPIO\_CFG is shown in 図 7-20 and described in 表 7-17. Return to the 表 7-9. ### 図 7-20. GPIO\_CFG Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|---------------|---|---|---|---|---|---|--| | | GPIO_CFG[7:0] | | | | | | | | | | R/W-0b | | | | | | | | ### 表 7-17. GPIO\_CFG Register Field Descriptions | Bit | Field | Туре | Reset Description | | |-----|---------------|------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | GPIO_CFG[7:0] | R/W | | Configure GPIO[7:0] as either digital inputs or digital outputs. 0b = GPIO is configured as digital input. 1b = GPIO is configured as digital output. | ### 7.5.8 GPO\_DRIVE\_CFG Register (Address = 0x9) [reset = 0x0] GPO\_DRIVE\_CFG is shown in 図 7-21 and described in 表 7-18. Return to the 表 7-9. # 図 7-21. GPO\_DRIVE\_CFG Register ### 表 7-18. GPO\_DRIVE\_CFG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | GPO_DRIVE_CFG[7:0] | R/W | Ob | Configure digital outputs GPO[7:0] as open-drain or push-pull outputs. 0b = Digital output is open-drain; connect external pullup resistor. 1b = Push-pull driver is used for digital output. | ### 7.5.9 GPO\_OUTPUT\_VALUE Register (Address = 0xB) [reset = 0x0] GPO\_OUTPUT\_VALUE is shown in 図 7-22 and described in 表 7-19. Return to the 表 7-9. ### 図 7-22. GPO\_OUTPUT\_VALUE Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-----------------------|--------|---|---|---|---|---|---|--|--| | GPO_OUTPUT_VALUE[7:0] | | | | | | | | | | | | R/W-0b | | | | | | | | | ## 表 7-19. GPO\_OUTPUT\_VALUE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------------|------|-------|----------------------------------------------------| | 7-0 | GPO_OUTPUT_VALUE[7: | R/W | | Logic level to be set on digital outputs GPO[7:0]. | | | [0] | | | 0b = Digital output set to logic 0. | | | | | | 1b = Digital output set to logic 1. | # 7.5.10 GPI\_VALUE Register (Address = 0xD) [reset = 0x0] GPI\_VALUE is shown in 図 7-23 and described in 表 7-20. Return to the 表 7-9. # 図 7-23. GPI\_VALUE Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|---|---|---| | GPI_VALUE[7:0] | | | | | | | | | R-0b | | | | | | | | # 表 7-20. GPI\_VALUE Register Field Descriptions | Bit | Field | Туре | Reset Description | | |-----|----------------|------|-------------------|--------------------------------------------------------------------------------------------| | 7-0 | GPI_VALUE[7:0] | R | | Readback the logic level on GPIO[7:0]. 0b = GPIO is at logic 0. 1b = GPIO is at logic 1. | ### 7.5.11 SEQUENCE\_CFG Register (Address = 0x10) [reset = 0x0] SEQUENCE\_CFG is shown in 図 7-24 and described in 表 7-21. Return to the 表 7-9. ### 図 7-24. SEQUENCE\_CFG Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|----------|---|-----------|------|------|--------|----------| | | RESERVED | | SEQ_START | RESE | RVED | SEQ_MC | DDE[1:0] | | | R-0b | | R/W-0b | R-0 | Ob | R/W | '-0b | | | | | _ | 1 | | _ | | # 表 7-21. SEQUENCE\_CFG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|-----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | RESERVED | R | 0b | Reserved Bit | | 4 | SEQ_START | EQ_START R/W 0b | | Control for start of channel sequence when using auto sequence mode (SEQ_MODE = 01b). 0b = Stop channel sequencing. 1b = Start channel sequencing in ascending order for channels enabled in AUTO_SEQ_CH_SEL register. | | 3-2 | RESERVED | R | 0b | Reserved Bit | | 1-0 | SEQ_MODE[1:0] | R/W | 0b | Selects the mode of scanning of analog input channels. 0b = Manual sequence mode; channel selected by MANUAL_CHID field. 1b = Auto sequence mode; channel selected by AUTO_SEQ_CHSEL. 10b = On-the-fly sequence mode. 11b = Reserved. | ### 7.5.12 CHANNEL\_SEL Register (Address = 0x11) [reset = 0x0] CHANNEL\_SEL is shown in 図 7-25 and described in 表 7-22. Return to the 表 7-9. ### 図 7-25. CHANNEL\_SEL Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|------|------|---|------------------|-----|------|---|--| | | RESE | RVED | | MANUAL_CHID[3:0] | | | | | | | R- | 0b | | | R/W | /-0b | | | ## 表 7-22. CHANNEL\_SEL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|--------------| | 7-4 | RESERVED | R | 0b | Reserved Bit | 表 7-22. CHANNEL\_SEL Register Field Descriptions (continued) | X / ZZ: OTIANIZE OCE Register Field Descriptions (continued) | | | | | | | | | | |--------------------------------------------------------------|------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | | 3-0 | MANUAL_CHID[3:0] | R/W | Ob | In manual mode (SEQ_MODE = 00b), this field contains the 4-bit channel ID of the analog input channel for next ADC conversion. For valid ADC data, the selected channel must not be configured as GPIO in PIN_CFG register. 1xxx = Reserved. 0b = AIN0 1b = AIN1 10b = AIN2 11b = AIN3 100b = AIN4 101b = AIN5 110b = AIN6 111b = AIN7 1000b = Reserved. | | | | | | # 7.5.13 AUTO\_SEQ\_CH\_SEL Register (Address = 0x12) [reset = 0x0] Return to the 表 7-9. # 図 7-26. AUTO\_SEQ\_CH\_SEL Register | | | | <b>-</b> | | • | | | | | | | |---|----------------------|---|----------|------|---|---|---|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | AUTO_SEQ_CH_SEL[7:0] | | | | | | | | | | | | | | | R/W | /-0b | | | | | | | | ## 表 7-23. AUTO\_SEQ\_CH\_SEL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | AUTO_SEQ_CH_SEL[7:0] | R/W | | Select analog input channels AIN[7:0] in for auto sequencing mode. 0b = Analog input channel is not enabled in scanning sequence. 1b = Analog input channel is enabled in scanning sequence. | ### 7.5.14 DIAGNOSTICS\_KEY Register (Address = 0xBF) [reset = 0x0] DIAGNOSTICS KEY is shown in 図 7-27 and described in 表 7-24. Return to the 表 7-9. ### 図 7-27. DIAGNOSTICS\_KEY Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------------|---|---|---|---|---|---|---|--|--|--| | DIAG_KEY[7:0] | | | | | | | | | | | | R/W-0b | | | | | | | | | | | | | | | | | | | | | | | ### 表 7-24. DIAGNOSTICS\_KEY Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | DIAG_KEY[7:0] | R/W | | Enable write access to diagnostics registers in address locations 0xC0, 0xC1, and 0xC2. Write 0x96 to this register to enable write access to diagnostics registers. | ### 7.5.15 DIAGNOSTICS\_EN Register (Address = 0xC0) [reset = 0x0] DIAGNOSTICS\_EN is shown in 図 7-28 and described in 表 7-25. Return to the 表 7-9. ### 図 7-28. DIAGNOSTICS\_EN Register | 7 | 6 5 | | 4 | 3 | 2 | 1 | 0 | | |---|----------|--|----------|---|------------|---|---|--| | | RESERVED | | VTEST_EN | | BITWALK_EN | | | | | | R-0b | | R/W-0b | | R/W-0b | | | | ### 表 7-25. DIAGNOSTICS\_EN Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | RESERVED | R | 0b | Reserved Bit | | 4 | VTEST_EN | R/W | Ob | Enable measurement of internal 1.8 V (typical) test voltage using AIN6. When using this mode, AIN6 pin should not be left floating and should not be connected to any external circuit. If BITWALK_EN = 1b, this bit has no effect. 0b = Normal operation. 1b = AIN6 is internally connected to 1.8V (typical) test voltage. AIN6 pin should be floating and should not be connected to any external circuit. | | 3-1 | RESERVED | R | 0b | Reserved Bit | | 0 | BITWALK_EN | R/W | 0b | Enable bit-walk mode of the ADC bit decisions. 0b = Normal operation. 1b = Bit walk mode enabled. | ### 7.5.16 BIT\_SAMPLE\_LSB Register (Address = 0xC1) [reset = 0x0] BIT\_SAMPLE\_LSB is shown in 図 7-29 and described in 表 7-26. Return to the 表 7-9. # 図 7-29. BIT\_SAMPLE\_LSB Register ### 表 7-26. BIT\_SAMPLE\_LSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------------|------|-------|------------------------------------------------------------------------------------------------------------| | 7-0 | BIT_SAMPLE_LSB[7:0] | R/W | | Define the [7:0] bit positions during sampling phase of the ADC. This field has no effet when DIAG_EN = 0. | ### 7.5.17 BIT\_SAMPLE\_MSB Register (Address = 0xC2) [reset = 0x0] BIT\_SAMPLE\_MSB is shown in 図 7-30 and described in 表 7-27. Return to the 表 7-9. ## 図 7-30. BIT\_SAMPLE\_MSB Register ### 表 7-27. BIT\_SAMPLE\_MSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------------|------|-------|-------------------------------------------------------------------| | 7-0 | BIT_SAMPLE_MSB[7:0] | R/W | 0b | Define the [15:8] bit positions during sampling phase of the ADC. | | | | | | This field has no effet when DIAG_EN = 0. | # 8 Application and Implementation #### Note 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 8.1 Application Information The primary circuit required to maximize the performance of a high-precision, successive approximation register (SAR), analog-to-digital converter (ADC) is the input driver circuits. This section details some general principles for designing the input driver circuit for the ADS7067. ### 8.2 Typical Application 図 8-1. DAQ Circuit: Single-Supply DAQ #### 8.2.1 Design Requirements The goal of this application is to design a single-supply digital acquisition (DAQ) circuit based on the ADS7067 with SNR greater than 80 dB and THD less than –80 dB for input frequencies of 2 kHz at full throughput. ### 8.2.2 Detailed Design Procedure The optimal input driver circuit for a high-precision SAR ADC consists of a driving amplifier and a charge-kickback filter (RC filter). The amplifier driving the ADC must have low output impedance and be able to charge the internal sampling capacitor to a 16-bit settling level within the minimum acquisition time. The charge-kickback filter helps attenuate the sampling charge injection from the switched-capacitor input stage of the ADC and helps reduce the wide-band noise contributed by the front-end circuit. ### 8.2.2.1 Charge-Kickback Filter and ADC Amplifier As illustrated in $\boxtimes$ 8-1, a filter capacitor (C<sub>FLT</sub>) is connected from each input pin of the ADC to ground. This capacitor helps reduce the sampling charge injection and provides a charge bucket to quickly charge the internal sample-and-hold capacitors during the acquisition process. This capacitor must be a COG- or NPO-type. One method for determining the required amplifier bandwidth and the values of the RC charge-kickback filter is provided in this section. This optimization and more details on the math behind the component selection are covered in ADC Precision Labs. The minimum bandwidth of the amplifier for driving the ADC can be computed using the settling accuracy (0.5 LSB) and settling time (acquisition time) information. $\pm$ 4, $\pm$ 5, $\pm$ 6, and $\pm$ 7 compute the unity-gain bandwidth (UGBW) of the amplifier. $$LSB = \frac{V_{REF}}{2^N} = \frac{2.5 \, V}{2^{16}} = 38.2 \, \mu V \tag{4}$$ $$\tau_c = \frac{-t_{ACQ}}{\ln\left(\frac{0.5 \cdot LSB}{100 \ mV}\right)} = \frac{-800 \ ns}{\ln\left(\frac{0.5 \cdot (38.2 \ \mu V)}{100 \ mV}\right)} = 93.4 \ ns \tag{5}$$ $$\tau_{oa} = \frac{\tau_c}{\sqrt{17}} = \frac{93.4 \, ns}{\sqrt{17}} = 22.7 \, ns \tag{6}$$ $$UGBW = \frac{1}{2 \cdot \pi \cdot \tau_{oa}} = \frac{1}{2 \cdot \pi \cdot (22.7 \text{ ns})} = 7 \text{ MHz}$$ $$\tag{7}$$ Based on the result of 式 7, select an amplifier that has more than 7-MHz UGBW. For this example, OPA325 is used The value of $C_{\text{filt}}$ is computed in $\vec{\pm}$ 8 by taking 20 times the internal sample-and-hold capacitance. The factor of 20 is a rule of thumb that is intended to minimize the droop in voltage on the charge-bucket capacitor, $C_{\text{filt}}$ , after the start of the acquisition period. The filter resistor, $R_{\text{filt}}$ , is computed in $\vec{\pm}$ 9 using the op-amp time constant and $C_{\text{filt}}$ . $\vec{\pm}$ 10 and $\vec{\pm}$ 11 compute the minimum and maximum $R_{\text{filt}}$ values, respectively. $$C_{filt} = 20 \cdot C_{SH} = 20 \cdot (30pF) = 600 pF$$ (8) The value of C<sub>filt</sub> can be approximated to the nearest standard value 680 pF. $$R_{filt} = \frac{4 \times \tau_{oa}}{C_{filt}} = \frac{4 \times (22.7 \text{ ns})}{680 \text{ pF}} = 133.5 \Omega$$ (9) $$R_{filt\,Min} = 0.25 \times R_{filt} = 0.25 \times (133.5\,\Omega) = 33.4\,\Omega$$ (10) $$R_{filt\,Max} = 2 \times R_{filt} = 2 \times (133.5\,\Omega) = 267\,\Omega \tag{11}$$ ### 8.2.3 Application Curve 図 8-2 shows the FFT plot for the ADS7067 with a 2-kHz input frequency used for the circuit in 図 8-1. $f_{IN} = 2 \text{ kHz}$ , SNR = 85.3 dBFS, THD = -97 dB 図 8-2. Test Results for the Single-Supply DAQ Circuit # 9 Power Supply Recommendations ### 9.1 AVDD and DVDD Supply Recommendations The ADS7067 has two separate power supplies: AVDD and DVDD. The device operates on AVDD; DVDD is used for the interface circuits. AVDD and DVDD can be independently set to any value within the permissible ranges. As shown in $\boxtimes$ 9-1, decouple the AVDD and DVDD pins individually with 1- $\mu$ F ceramic decoupling capacitors. 図 9-1. Power-Supply Decoupling ### 10 Layout # 10.1 Layout Guidelines ☑ 10-1 shows a board layout example for the ADS7067. Avoid crossing digital lines with the analog signal path and keep the analog input signals and the reference input signals away from noise sources. Use $1-\mu F$ ceramic bypass capacitors in close proximity to the analog (AVDD) and digital (DVDD) power-supply pins. Avoid placing vias between the AVDD and DVDD pins and the bypass capacitors. Connect all ground pins to the ground plane using short, low-impedance paths. Place the reference decoupling capacitor (C<sub>REF</sub>) close to the device REF and GND pins. Avoid placing vias between the REF pin and the bypass capacitors. The charge-kickback RC filters are placed close to the device. Among ceramic surface-mount capacitors, COGor NPO-type ceramic capacitors provide the best capacitance precision. The type of dielectric used in COG- or NPO-type ceramic capacitors provides the most stable electrical properties over voltage, frequency, and temperature changes. ### 10.2 Layout Example 図 10-1. Example Layout ### 11 Device and Documentation Support ### 11.1 Device Support ### 11.1.1 Development Support Texas Instruments, ADC Precision Labs #### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: - Texas Instruments, REF60xx High-Precision Voltage Reference With Integrated ADC Drive Buffer data sheet - Texas Instruments, OPAx325 Precision, 10-MHz, Low-Noise, Low-Power, RRIO, CMOS Operational Amplifiers data sheet ### 11.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 11.4 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 11.5 Trademarks TI E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 11.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 11.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2021 Texas Instruments Incorporated www.ti.com 23-Dec-2021 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | ADS7067IYBHR | ACTIVE | DSBGA | YBH | 16 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | ADS7067 | Samples | | ADS7067IYBHT | ACTIVE | DSBGA | YBH | 16 | 250 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | ADS7067 | Samples | | XADS7067IYBHR | ACTIVE | DSBGA | YBH | 16 | 3000 | TBD | Call TI | Call TI | -40 to 125 | | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-Dec-2021 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 24-Dec-2021 # TAPE AND REEL INFORMATION | | | Dimension designed to accommodate the component width | |---|----|-----------------------------------------------------------| | E | 30 | Dimension designed to accommodate the component length | | K | (0 | Dimension designed to accommodate the component thickness | | | N | Overall width of the carrier tape | | F | 21 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ADS7067IYBHR | DSBGA | YBH | 16 | 3000 | 180.0 | 8.4 | 1.8 | 1.8 | 0.52 | 4.0 | 8.0 | Q1 | | ADS7067IYBHT | DSBGA | YBH | 16 | 250 | 180.0 | 8.4 | 1.8 | 1.8 | 0.52 | 4.0 | 8.0 | Q1 | www.ti.com 24-Dec-2021 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | ADS7067IYBHR | DSBGA | YBH | 16 | 3000 | 182.0 | 182.0 | 20.0 | | ADS7067IYBHT | DSBGA | YBH | 16 | 250 | 182.0 | 182.0 | 20.0 | DIE SIZE BALL GRID ARRAY ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. DIE SIZE BALL GRID ARRAY NOTES: (continued) Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009). DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. ### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated